clock.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599
  1. /*
  2. * (C) Copyright 2010 Samsung Electronics
  3. * Minkyu Kang <mk7.kang@samsung.com>
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. *
  20. */
  21. #ifndef __ASM_ARM_ARCH_CLOCK_H_
  22. #define __ASM_ARM_ARCH_CLOCK_H_
  23. #ifndef __ASSEMBLY__
  24. struct exynos4_clock {
  25. unsigned char res1[0x4200];
  26. unsigned int src_leftbus;
  27. unsigned char res2[0x1fc];
  28. unsigned int mux_stat_leftbus;
  29. unsigned char res4[0xfc];
  30. unsigned int div_leftbus;
  31. unsigned char res5[0xfc];
  32. unsigned int div_stat_leftbus;
  33. unsigned char res6[0x1fc];
  34. unsigned int gate_ip_leftbus;
  35. unsigned char res7[0x1fc];
  36. unsigned int clkout_leftbus;
  37. unsigned int clkout_leftbus_div_stat;
  38. unsigned char res8[0x37f8];
  39. unsigned int src_rightbus;
  40. unsigned char res9[0x1fc];
  41. unsigned int mux_stat_rightbus;
  42. unsigned char res10[0xfc];
  43. unsigned int div_rightbus;
  44. unsigned char res11[0xfc];
  45. unsigned int div_stat_rightbus;
  46. unsigned char res12[0x1fc];
  47. unsigned int gate_ip_rightbus;
  48. unsigned char res13[0x1fc];
  49. unsigned int clkout_rightbus;
  50. unsigned int clkout_rightbus_div_stat;
  51. unsigned char res14[0x3608];
  52. unsigned int epll_lock;
  53. unsigned char res15[0xc];
  54. unsigned int vpll_lock;
  55. unsigned char res16[0xec];
  56. unsigned int epll_con0;
  57. unsigned int epll_con1;
  58. unsigned char res17[0x8];
  59. unsigned int vpll_con0;
  60. unsigned int vpll_con1;
  61. unsigned char res18[0xe8];
  62. unsigned int src_top0;
  63. unsigned int src_top1;
  64. unsigned char res19[0x8];
  65. unsigned int src_cam;
  66. unsigned int src_tv;
  67. unsigned int src_mfc;
  68. unsigned int src_g3d;
  69. unsigned int src_image;
  70. unsigned int src_lcd0;
  71. unsigned int src_lcd1;
  72. unsigned int src_maudio;
  73. unsigned int src_fsys;
  74. unsigned char res20[0xc];
  75. unsigned int src_peril0;
  76. unsigned int src_peril1;
  77. unsigned char res21[0xb8];
  78. unsigned int src_mask_top;
  79. unsigned char res22[0xc];
  80. unsigned int src_mask_cam;
  81. unsigned int src_mask_tv;
  82. unsigned char res23[0xc];
  83. unsigned int src_mask_lcd0;
  84. unsigned int src_mask_lcd1;
  85. unsigned int src_mask_maudio;
  86. unsigned int src_mask_fsys;
  87. unsigned char res24[0xc];
  88. unsigned int src_mask_peril0;
  89. unsigned int src_mask_peril1;
  90. unsigned char res25[0xb8];
  91. unsigned int mux_stat_top;
  92. unsigned char res26[0x14];
  93. unsigned int mux_stat_mfc;
  94. unsigned int mux_stat_g3d;
  95. unsigned int mux_stat_image;
  96. unsigned char res27[0xdc];
  97. unsigned int div_top;
  98. unsigned char res28[0xc];
  99. unsigned int div_cam;
  100. unsigned int div_tv;
  101. unsigned int div_mfc;
  102. unsigned int div_g3d;
  103. unsigned int div_image;
  104. unsigned int div_lcd0;
  105. unsigned int div_lcd1;
  106. unsigned int div_maudio;
  107. unsigned int div_fsys0;
  108. unsigned int div_fsys1;
  109. unsigned int div_fsys2;
  110. unsigned int div_fsys3;
  111. unsigned int div_peril0;
  112. unsigned int div_peril1;
  113. unsigned int div_peril2;
  114. unsigned int div_peril3;
  115. unsigned int div_peril4;
  116. unsigned int div_peril5;
  117. unsigned char res29[0x18];
  118. unsigned int div2_ratio;
  119. unsigned char res30[0x8c];
  120. unsigned int div_stat_top;
  121. unsigned char res31[0xc];
  122. unsigned int div_stat_cam;
  123. unsigned int div_stat_tv;
  124. unsigned int div_stat_mfc;
  125. unsigned int div_stat_g3d;
  126. unsigned int div_stat_image;
  127. unsigned int div_stat_lcd0;
  128. unsigned int div_stat_lcd1;
  129. unsigned int div_stat_maudio;
  130. unsigned int div_stat_fsys0;
  131. unsigned int div_stat_fsys1;
  132. unsigned int div_stat_fsys2;
  133. unsigned int div_stat_fsys3;
  134. unsigned int div_stat_peril0;
  135. unsigned int div_stat_peril1;
  136. unsigned int div_stat_peril2;
  137. unsigned int div_stat_peril3;
  138. unsigned int div_stat_peril4;
  139. unsigned int div_stat_peril5;
  140. unsigned char res32[0x18];
  141. unsigned int div2_stat;
  142. unsigned char res33[0x29c];
  143. unsigned int gate_ip_cam;
  144. unsigned int gate_ip_tv;
  145. unsigned int gate_ip_mfc;
  146. unsigned int gate_ip_g3d;
  147. unsigned int gate_ip_image;
  148. unsigned int gate_ip_lcd0;
  149. unsigned int gate_ip_lcd1;
  150. unsigned char res34[0x4];
  151. unsigned int gate_ip_fsys;
  152. unsigned char res35[0x8];
  153. unsigned int gate_ip_gps;
  154. unsigned int gate_ip_peril;
  155. unsigned char res36[0xc];
  156. unsigned int gate_ip_perir;
  157. unsigned char res37[0xc];
  158. unsigned int gate_block;
  159. unsigned char res38[0x8c];
  160. unsigned int clkout_cmu_top;
  161. unsigned int clkout_cmu_top_div_stat;
  162. unsigned char res39[0x37f8];
  163. unsigned int src_dmc;
  164. unsigned char res40[0xfc];
  165. unsigned int src_mask_dmc;
  166. unsigned char res41[0xfc];
  167. unsigned int mux_stat_dmc;
  168. unsigned char res42[0xfc];
  169. unsigned int div_dmc0;
  170. unsigned int div_dmc1;
  171. unsigned char res43[0xf8];
  172. unsigned int div_stat_dmc0;
  173. unsigned int div_stat_dmc1;
  174. unsigned char res44[0x2f8];
  175. unsigned int gate_ip_dmc;
  176. unsigned char res45[0xfc];
  177. unsigned int clkout_cmu_dmc;
  178. unsigned int clkout_cmu_dmc_div_stat;
  179. unsigned char res46[0x5f8];
  180. unsigned int dcgidx_map0;
  181. unsigned int dcgidx_map1;
  182. unsigned int dcgidx_map2;
  183. unsigned char res47[0x14];
  184. unsigned int dcgperf_map0;
  185. unsigned int dcgperf_map1;
  186. unsigned char res48[0x18];
  187. unsigned int dvcidx_map;
  188. unsigned char res49[0x1c];
  189. unsigned int freq_cpu;
  190. unsigned int freq_dpm;
  191. unsigned char res50[0x18];
  192. unsigned int dvsemclk_en;
  193. unsigned int maxperf;
  194. unsigned char res51[0x2f78];
  195. unsigned int apll_lock;
  196. unsigned char res52[0x4];
  197. unsigned int mpll_lock;
  198. unsigned char res53[0xf4];
  199. unsigned int apll_con0;
  200. unsigned int apll_con1;
  201. unsigned int mpll_con0;
  202. unsigned int mpll_con1;
  203. unsigned char res54[0xf0];
  204. unsigned int src_cpu;
  205. unsigned char res55[0x1fc];
  206. unsigned int mux_stat_cpu;
  207. unsigned char res56[0xfc];
  208. unsigned int div_cpu0;
  209. unsigned int div_cpu1;
  210. unsigned char res57[0xf8];
  211. unsigned int div_stat_cpu0;
  212. unsigned int div_stat_cpu1;
  213. unsigned char res58[0x3f8];
  214. unsigned int clkout_cmu_cpu;
  215. unsigned int clkout_cmu_cpu_div_stat;
  216. unsigned char res59[0x5f8];
  217. unsigned int armclk_stopctrl;
  218. unsigned int atclk_stopctrl;
  219. unsigned char res60[0x8];
  220. unsigned int parityfail_status;
  221. unsigned int parityfail_clear;
  222. unsigned char res61[0xe8];
  223. unsigned int apll_con0_l8;
  224. unsigned int apll_con0_l7;
  225. unsigned int apll_con0_l6;
  226. unsigned int apll_con0_l5;
  227. unsigned int apll_con0_l4;
  228. unsigned int apll_con0_l3;
  229. unsigned int apll_con0_l2;
  230. unsigned int apll_con0_l1;
  231. unsigned int iem_control;
  232. unsigned char res62[0xdc];
  233. unsigned int apll_con1_l8;
  234. unsigned int apll_con1_l7;
  235. unsigned int apll_con1_l6;
  236. unsigned int apll_con1_l5;
  237. unsigned int apll_con1_l4;
  238. unsigned int apll_con1_l3;
  239. unsigned int apll_con1_l2;
  240. unsigned int apll_con1_l1;
  241. unsigned char res63[0xe0];
  242. unsigned int div_iem_l8;
  243. unsigned int div_iem_l7;
  244. unsigned int div_iem_l6;
  245. unsigned int div_iem_l5;
  246. unsigned int div_iem_l4;
  247. unsigned int div_iem_l3;
  248. unsigned int div_iem_l2;
  249. unsigned int div_iem_l1;
  250. };
  251. struct exynos5_clock {
  252. unsigned int apll_lock;
  253. unsigned char res1[0xfc];
  254. unsigned int apll_con0;
  255. unsigned int apll_con1;
  256. unsigned char res2[0xf8];
  257. unsigned int src_cpu;
  258. unsigned char res3[0x1fc];
  259. unsigned int mux_stat_cpu;
  260. unsigned char res4[0xfc];
  261. unsigned int div_cpu0;
  262. unsigned int div_cpu1;
  263. unsigned char res5[0xf8];
  264. unsigned int div_stat_cpu0;
  265. unsigned int div_stat_cpu1;
  266. unsigned char res6[0x1f8];
  267. unsigned int gate_sclk_cpu;
  268. unsigned char res7[0x1fc];
  269. unsigned int clkout_cmu_cpu;
  270. unsigned int clkout_cmu_cpu_div_stat;
  271. unsigned char res8[0x5f8];
  272. unsigned int armclk_stopctrl;
  273. unsigned char res9[0x0c];
  274. unsigned int parityfail_status;
  275. unsigned int parityfail_clear;
  276. unsigned char res10[0x8];
  277. unsigned int pwr_ctrl;
  278. unsigned int pwr_ctr2;
  279. unsigned char res11[0xd8];
  280. unsigned int apll_con0_l8;
  281. unsigned int apll_con0_l7;
  282. unsigned int apll_con0_l6;
  283. unsigned int apll_con0_l5;
  284. unsigned int apll_con0_l4;
  285. unsigned int apll_con0_l3;
  286. unsigned int apll_con0_l2;
  287. unsigned int apll_con0_l1;
  288. unsigned int iem_control;
  289. unsigned char res12[0xdc];
  290. unsigned int apll_con1_l8;
  291. unsigned int apll_con1_l7;
  292. unsigned int apll_con1_l6;
  293. unsigned int apll_con1_l5;
  294. unsigned int apll_con1_l4;
  295. unsigned int apll_con1_l3;
  296. unsigned int apll_con1_l2;
  297. unsigned int apll_con1_l1;
  298. unsigned char res13[0xe0];
  299. unsigned int div_iem_l8;
  300. unsigned int div_iem_l7;
  301. unsigned int div_iem_l6;
  302. unsigned int div_iem_l5;
  303. unsigned int div_iem_l4;
  304. unsigned int div_iem_l3;
  305. unsigned int div_iem_l2;
  306. unsigned int div_iem_l1;
  307. unsigned char res14[0x2ce0];
  308. unsigned int mpll_lock;
  309. unsigned char res15[0xfc];
  310. unsigned int mpll_con0;
  311. unsigned int mpll_con1;
  312. unsigned char res16[0xf8];
  313. unsigned int src_core0;
  314. unsigned int src_core1;
  315. unsigned char res17[0xf8];
  316. unsigned int src_mask_core;
  317. unsigned char res18[0x100];
  318. unsigned int mux_stat_core1;
  319. unsigned char res19[0xf8];
  320. unsigned int div_core0;
  321. unsigned int div_core1;
  322. unsigned int div_sysrgt;
  323. unsigned char res20[0xf4];
  324. unsigned int div_stat_core0;
  325. unsigned int div_stat_core1;
  326. unsigned int div_stat_sysrgt;
  327. unsigned char res21[0x2f4];
  328. unsigned int gate_ip_core;
  329. unsigned int gate_ip_sysrgt;
  330. unsigned char res22[0x8];
  331. unsigned int c2c_monitor;
  332. unsigned char res23[0xec];
  333. unsigned int clkout_cmu_core;
  334. unsigned int clkout_cmu_core_div_stat;
  335. unsigned char res24[0x5f8];
  336. unsigned int dcgidx_map0;
  337. unsigned int dcgidx_map1;
  338. unsigned int dcgidx_map2;
  339. unsigned char res25[0x14];
  340. unsigned int dcgperf_map0;
  341. unsigned int dcgperf_map1;
  342. unsigned char res26[0x18];
  343. unsigned int dvcidx_map;
  344. unsigned char res27[0x1c];
  345. unsigned int freq_cpu;
  346. unsigned int freq_dpm;
  347. unsigned char res28[0x18];
  348. unsigned int dvsemclk_en;
  349. unsigned int maxperf;
  350. unsigned char res29[0xf78];
  351. unsigned int c2c_config;
  352. unsigned char res30[0x24fc];
  353. unsigned int div_acp;
  354. unsigned char res31[0xfc];
  355. unsigned int div_stat_acp;
  356. unsigned char res32[0x1fc];
  357. unsigned int gate_ip_acp;
  358. unsigned char res33[0xfc];
  359. unsigned int div_syslft;
  360. unsigned char res34[0xc];
  361. unsigned int div_stat_syslft;
  362. unsigned char res35[0x1c];
  363. unsigned int gate_ip_syslft;
  364. unsigned char res36[0xcc];
  365. unsigned int clkout_cmu_acp;
  366. unsigned int clkout_cmu_acp_div_stat;
  367. unsigned char res37[0x8];
  368. unsigned int ufmc_config;
  369. unsigned char res38[0x38ec];
  370. unsigned int div_isp0;
  371. unsigned int div_isp1;
  372. unsigned int div_isp2;
  373. unsigned char res39[0xf4];
  374. unsigned int div_stat_isp0;
  375. unsigned int div_stat_isp1;
  376. unsigned int div_stat_isp2;
  377. unsigned char res40[0x3f4];
  378. unsigned int gate_ip_isp0;
  379. unsigned int gate_ip_isp1;
  380. unsigned char res41[0xf8];
  381. unsigned int gate_sclk_isp;
  382. unsigned char res42[0xc];
  383. unsigned int mcuisp_pwr_ctrl;
  384. unsigned char res43[0xec];
  385. unsigned int clkout_cmu_isp;
  386. unsigned int clkout_cmu_isp_div_stat;
  387. unsigned char res44[0x3618];
  388. unsigned int cpll_lock;
  389. unsigned char res45[0xc];
  390. unsigned int epll_lock;
  391. unsigned char res46[0xc];
  392. unsigned int vpll_lock;
  393. unsigned char res47[0xc];
  394. unsigned int gpll_lock;
  395. unsigned char res48[0xcc];
  396. unsigned int cpll_con0;
  397. unsigned int cpll_con1;
  398. unsigned char res49[0x8];
  399. unsigned int epll_con0;
  400. unsigned int epll_con1;
  401. unsigned int epll_con2;
  402. unsigned char res50[0x4];
  403. unsigned int vpll_con0;
  404. unsigned int vpll_con1;
  405. unsigned int vpll_con2;
  406. unsigned char res51[0x4];
  407. unsigned int gpll_con0;
  408. unsigned int gpll_con1;
  409. unsigned char res52[0xb8];
  410. unsigned int src_top0;
  411. unsigned int src_top1;
  412. unsigned int src_top2;
  413. unsigned int src_top3;
  414. unsigned int src_gscl;
  415. unsigned char res53[0x8];
  416. unsigned int src_disp1_0;
  417. unsigned char res54[0x10];
  418. unsigned int src_mau;
  419. unsigned int src_fsys;
  420. unsigned int src_gen;
  421. unsigned char res55[0x4];
  422. unsigned int src_peric0;
  423. unsigned int src_peric1;
  424. unsigned char res56[0x18];
  425. unsigned int sclk_src_isp;
  426. unsigned char res57[0x9c];
  427. unsigned int src_mask_top;
  428. unsigned char res58[0xc];
  429. unsigned int src_mask_gscl;
  430. unsigned char res59[0x8];
  431. unsigned int src_mask_disp1_0;
  432. unsigned char res60[0x4];
  433. unsigned int src_mask_mau;
  434. unsigned char res61[0x8];
  435. unsigned int src_mask_fsys;
  436. unsigned int src_mask_gen;
  437. unsigned char res62[0x8];
  438. unsigned int src_mask_peric0;
  439. unsigned int src_mask_peric1;
  440. unsigned char res63[0x18];
  441. unsigned int src_mask_isp;
  442. unsigned char res67[0x9c];
  443. unsigned int mux_stat_top0;
  444. unsigned int mux_stat_top1;
  445. unsigned int mux_stat_top2;
  446. unsigned int mux_stat_top3;
  447. unsigned char res68[0xf0];
  448. unsigned int div_top0;
  449. unsigned int div_top1;
  450. unsigned char res69[0x8];
  451. unsigned int div_gscl;
  452. unsigned char res70[0x8];
  453. unsigned int div_disp1_0;
  454. unsigned char res71[0xc];
  455. unsigned int div_gen;
  456. unsigned char res72[0x4];
  457. unsigned int div_mau;
  458. unsigned int div_fsys0;
  459. unsigned int div_fsys1;
  460. unsigned int div_fsys2;
  461. unsigned char res73[0x4];
  462. unsigned int div_peric0;
  463. unsigned int div_peric1;
  464. unsigned int div_peric2;
  465. unsigned int div_peric3;
  466. unsigned int div_peric4;
  467. unsigned int div_peric5;
  468. unsigned char res74[0x10];
  469. unsigned int sclk_div_isp;
  470. unsigned char res75[0xc];
  471. unsigned int div2_ratio0;
  472. unsigned int div2_ratio1;
  473. unsigned char res76[0x8];
  474. unsigned int div4_ratio;
  475. unsigned char res77[0x6c];
  476. unsigned int div_stat_top0;
  477. unsigned int div_stat_top1;
  478. unsigned char res78[0x8];
  479. unsigned int div_stat_gscl;
  480. unsigned char res79[0x8];
  481. unsigned int div_stat_disp1_0;
  482. unsigned char res80[0xc];
  483. unsigned int div_stat_gen;
  484. unsigned char res81[0x4];
  485. unsigned int div_stat_mau;
  486. unsigned int div_stat_fsys0;
  487. unsigned int div_stat_fsys1;
  488. unsigned int div_stat_fsys2;
  489. unsigned char res82[0x4];
  490. unsigned int div_stat_peric0;
  491. unsigned int div_stat_peric1;
  492. unsigned int div_stat_peric2;
  493. unsigned int div_stat_peric3;
  494. unsigned int div_stat_peric4;
  495. unsigned int div_stat_peric5;
  496. unsigned char res83[0x10];
  497. unsigned int sclk_div_stat_isp;
  498. unsigned char res84[0xc];
  499. unsigned int div2_stat0;
  500. unsigned int div2_stat1;
  501. unsigned char res85[0x8];
  502. unsigned int div4_stat;
  503. unsigned char res86[0x184];
  504. unsigned int gate_top_sclk_disp1;
  505. unsigned int gate_top_sclk_gen;
  506. unsigned char res87[0xc];
  507. unsigned int gate_top_sclk_mau;
  508. unsigned int gate_top_sclk_fsys;
  509. unsigned char res88[0xc];
  510. unsigned int gate_top_sclk_peric;
  511. unsigned char res89[0x1c];
  512. unsigned int gate_top_sclk_isp;
  513. unsigned char res90[0xac];
  514. unsigned int gate_ip_gscl;
  515. unsigned char res91[0x4];
  516. unsigned int gate_ip_disp1;
  517. unsigned int gate_ip_mfc;
  518. unsigned int gate_ip_g3d;
  519. unsigned int gate_ip_gen;
  520. unsigned char res92[0xc];
  521. unsigned int gate_ip_fsys;
  522. unsigned char res93[0x8];
  523. unsigned int gate_ip_peric;
  524. unsigned char res94[0xc];
  525. unsigned int gate_ip_peris;
  526. unsigned char res95[0x1c];
  527. unsigned int gate_block;
  528. unsigned char res96[0x1c];
  529. unsigned int mcuiop_pwr_ctrl;
  530. unsigned char res97[0x5c];
  531. unsigned int clkout_cmu_top;
  532. unsigned int clkout_cmu_top_div_stat;
  533. unsigned char res98[0x37f8];
  534. unsigned int src_lex;
  535. unsigned char res99[0x1fc];
  536. unsigned int mux_stat_lex;
  537. unsigned char res100[0xfc];
  538. unsigned int div_lex;
  539. unsigned char res101[0xfc];
  540. unsigned int div_stat_lex;
  541. unsigned char res102[0x1fc];
  542. unsigned int gate_ip_lex;
  543. unsigned char res103[0x1fc];
  544. unsigned int clkout_cmu_lex;
  545. unsigned int clkout_cmu_lex_div_stat;
  546. unsigned char res104[0x3af8];
  547. unsigned int div_r0x;
  548. unsigned char res105[0xfc];
  549. unsigned int div_stat_r0x;
  550. unsigned char res106[0x1fc];
  551. unsigned int gate_ip_r0x;
  552. unsigned char res107[0x1fc];
  553. unsigned int clkout_cmu_r0x;
  554. unsigned int clkout_cmu_r0x_div_stat;
  555. unsigned char res108[0x3af8];
  556. unsigned int div_r1x;
  557. unsigned char res109[0xfc];
  558. unsigned int div_stat_r1x;
  559. unsigned char res110[0x1fc];
  560. unsigned int gate_ip_r1x;
  561. unsigned char res111[0x1fc];
  562. unsigned int clkout_cmu_r1x;
  563. unsigned int clkout_cmu_r1x_div_stat;
  564. unsigned char res112[0x3608];
  565. unsigned int bpll_lock;
  566. unsigned char res113[0xfc];
  567. unsigned int bpll_con0;
  568. unsigned int bpll_con1;
  569. unsigned char res114[0xe8];
  570. unsigned int src_cdrex;
  571. unsigned char res115[0x1fc];
  572. unsigned int mux_stat_cdrex;
  573. unsigned char res116[0xfc];
  574. unsigned int div_cdrex;
  575. unsigned char res117[0xfc];
  576. unsigned int div_stat_cdrex;
  577. unsigned char res118[0x2fc];
  578. unsigned int gate_ip_cdrex;
  579. unsigned char res119[0x10];
  580. unsigned int dmc_freq_ctrl;
  581. unsigned char res120[0x4];
  582. unsigned int drex2_pause;
  583. unsigned char res121[0xe0];
  584. unsigned int clkout_cmu_cdrex;
  585. unsigned int clkout_cmu_cdrex_div_stat;
  586. unsigned char res122[0x8];
  587. unsigned int lpddr3phy_ctrl;
  588. unsigned int lpddr3phy_con0;
  589. unsigned int lpddr3phy_con1;
  590. unsigned int lpddr3phy_con2;
  591. unsigned int lpddr3phy_con3;
  592. unsigned int pll_div2_sel;
  593. unsigned char res123[0xf5d8];
  594. };
  595. #endif
  596. #endif