origen_setup.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632
  1. /*
  2. * Machine Specific Values for ORIGEN board based on S5PV310
  3. *
  4. * Copyright (C) 2011 Samsung Electronics
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef _ORIGEN_SETUP_H
  25. #define _ORIGEN_SETUP_H
  26. #include <config.h>
  27. #include <version.h>
  28. #include <asm/arch/cpu.h>
  29. /* Offsets of clock registers (sources and dividers) */
  30. #define CLK_SRC_CPU_OFFSET 0x14200
  31. #define CLK_DIV_CPU0_OFFSET 0x14500
  32. #define CLK_DIV_CPU1_OFFSET 0x14504
  33. #define CLK_SRC_DMC_OFFSET 0x10200
  34. #define CLK_DIV_DMC0_OFFSET 0x10500
  35. #define CLK_DIV_DMC1_OFFSET 0x10504
  36. #define CLK_SRC_TOP0_OFFSET 0xC210
  37. #define CLK_SRC_TOP1_OFFSET 0xC214
  38. #define CLK_DIV_TOP_OFFSET 0xC510
  39. #define CLK_SRC_LEFTBUS_OFFSET 0x4200
  40. #define CLK_DIV_LEFTBUS_OFFSET 0x4500
  41. #define CLK_SRC_RIGHTBUS_OFFSET 0x8200
  42. #define CLK_DIV_RIGHTBUS_OFFSET 0x8500
  43. #define CLK_SRC_FSYS_OFFSET 0xC240
  44. #define CLK_DIV_FSYS1_OFFSET 0xC544
  45. #define CLK_DIV_FSYS2_OFFSET 0xC548
  46. #define CLK_DIV_FSYS3_OFFSET 0xC54C
  47. #define CLK_SRC_CAM_OFFSET 0xC220
  48. #define CLK_SRC_TV_OFFSET 0xC224
  49. #define CLK_SRC_MFC_OFFSET 0xC228
  50. #define CLK_SRC_G3D_OFFSET 0xC22C
  51. #define CLK_SRC_LCD0_OFFSET 0xC234
  52. #define CLK_SRC_PERIL0_OFFSET 0xC250
  53. #define CLK_DIV_CAM_OFFSET 0xC520
  54. #define CLK_DIV_TV_OFFSET 0xC524
  55. #define CLK_DIV_MFC_OFFSET 0xC528
  56. #define CLK_DIV_G3D_OFFSET 0xC52C
  57. #define CLK_DIV_LCD0_OFFSET 0xC534
  58. #define CLK_DIV_PERIL0_OFFSET 0xC550
  59. #define CLK_SRC_LCD0_OFFSET 0xC234
  60. #define APLL_LOCK_OFFSET 0x14000
  61. #define MPLL_LOCK_OFFSET 0x14008
  62. #define APLL_CON0_OFFSET 0x14100
  63. #define APLL_CON1_OFFSET 0x14104
  64. #define MPLL_CON0_OFFSET 0x14108
  65. #define MPLL_CON1_OFFSET 0x1410C
  66. #define EPLL_LOCK_OFFSET 0xC010
  67. #define VPLL_LOCK_OFFSET 0xC020
  68. #define EPLL_CON0_OFFSET 0xC110
  69. #define EPLL_CON1_OFFSET 0xC114
  70. #define VPLL_CON0_OFFSET 0xC120
  71. #define VPLL_CON1_OFFSET 0xC124
  72. /* DMC: DRAM Controllor Register offsets */
  73. #define DMC_CONCONTROL 0x00
  74. #define DMC_MEMCONTROL 0x04
  75. #define DMC_MEMCONFIG0 0x08
  76. #define DMC_MEMCONFIG1 0x0C
  77. #define DMC_DIRECTCMD 0x10
  78. #define DMC_PRECHCONFIG 0x14
  79. #define DMC_PHYCONTROL0 0x18
  80. #define DMC_PHYCONTROL1 0x1C
  81. #define DMC_PHYCONTROL2 0x20
  82. #define DMC_TIMINGAREF 0x30
  83. #define DMC_TIMINGROW 0x34
  84. #define DMC_TIMINGDATA 0x38
  85. #define DMC_TIMINGPOWER 0x3C
  86. #define DMC_PHYZQCONTROL 0x44
  87. /* Bus Configuration Register Address */
  88. #define ASYNC_CONFIG 0x10010350
  89. /* MIU Config Register Offsets*/
  90. #define APB_SFR_INTERLEAVE_CONF_OFFSET 0x400
  91. #define APB_SFR_ARBRITATION_CONF_OFFSET 0xC00
  92. /* Offset for inform registers */
  93. #define INFORM0_OFFSET 0x800
  94. #define INFORM1_OFFSET 0x804
  95. /* GPIO Offsets for UART: GPIO Contol Register */
  96. #define EXYNOS4_GPIO_A0_CON_OFFSET 0x00
  97. #define EXYNOS4_GPIO_A1_CON_OFFSET 0x20
  98. /* UART Register offsets */
  99. #define ULCON_OFFSET 0x00
  100. #define UCON_OFFSET 0x04
  101. #define UFCON_OFFSET 0x08
  102. #define UBRDIV_OFFSET 0x28
  103. #define UFRACVAL_OFFSET 0x2C
  104. /* TZPC : Register Offsets */
  105. #define TZPC0_BASE 0x10110000
  106. #define TZPC1_BASE 0x10120000
  107. #define TZPC2_BASE 0x10130000
  108. #define TZPC3_BASE 0x10140000
  109. #define TZPC4_BASE 0x10150000
  110. #define TZPC5_BASE 0x10160000
  111. #define TZPC_DECPROT0SET_OFFSET 0x804
  112. #define TZPC_DECPROT1SET_OFFSET 0x810
  113. #define TZPC_DECPROT2SET_OFFSET 0x81C
  114. #define TZPC_DECPROT3SET_OFFSET 0x828
  115. /* CLK_SRC_CPU */
  116. #define MUX_HPM_SEL_MOUTAPLL 0x0
  117. #define MUX_HPM_SEL_SCLKMPLL 0x1
  118. #define MUX_CORE_SEL_MOUTAPLL 0x0
  119. #define MUX_CORE_SEL_SCLKMPLL 0x1
  120. #define MUX_MPLL_SEL_FILPLL 0x0
  121. #define MUX_MPLL_SEL_MOUTMPLLFOUT 0x1
  122. #define MUX_APLL_SEL_FILPLL 0x0
  123. #define MUX_APLL_SEL_MOUTMPLLFOUT 0x1
  124. #define CLK_SRC_CPU_VAL ((MUX_HPM_SEL_MOUTAPLL << 20) \
  125. | (MUX_CORE_SEL_MOUTAPLL << 16) \
  126. | (MUX_MPLL_SEL_MOUTMPLLFOUT << 8)\
  127. | (MUX_APLL_SEL_MOUTMPLLFOUT << 0))
  128. /* CLK_DIV_CPU0 */
  129. #define APLL_RATIO 0x0
  130. #define PCLK_DBG_RATIO 0x1
  131. #define ATB_RATIO 0x3
  132. #define PERIPH_RATIO 0x3
  133. #define COREM1_RATIO 0x7
  134. #define COREM0_RATIO 0x3
  135. #define CORE_RATIO 0x0
  136. #define CLK_DIV_CPU0_VAL ((APLL_RATIO << 24) \
  137. | (PCLK_DBG_RATIO << 20) \
  138. | (ATB_RATIO << 16) \
  139. | (PERIPH_RATIO << 12) \
  140. | (COREM1_RATIO << 8) \
  141. | (COREM0_RATIO << 4) \
  142. | (CORE_RATIO << 0))
  143. /* CLK_DIV_CPU1 */
  144. #define HPM_RATIO 0x0
  145. #define COPY_RATIO 0x3
  146. #define CLK_DIV_CPU1_VAL ((HPM_RATIO << 4) | (COPY_RATIO))
  147. /* CLK_SRC_DMC */
  148. #define MUX_PWI_SEL_XXTI 0x0
  149. #define MUX_PWI_SEL_XUSBXTI 0x1
  150. #define MUX_PWI_SEL_SCLK_HDMI24M 0x2
  151. #define MUX_PWI_SEL_SCLK_USBPHY0 0x3
  152. #define MUX_PWI_SEL_SCLK_USBPHY1 0x4
  153. #define MUX_PWI_SEL_SCLK_HDMIPHY 0x5
  154. #define MUX_PWI_SEL_SCLKMPLL 0x6
  155. #define MUX_PWI_SEL_SCLKEPLL 0x7
  156. #define MUX_PWI_SEL_SCLKVPLL 0x8
  157. #define MUX_DPHY_SEL_SCLKMPLL 0x0
  158. #define MUX_DPHY_SEL_SCLKAPLL 0x1
  159. #define MUX_DMC_BUS_SEL_SCLKMPLL 0x0
  160. #define MUX_DMC_BUS_SEL_SCLKAPLL 0x1
  161. #define CLK_SRC_DMC_VAL ((MUX_PWI_SEL_XUSBXTI << 16) \
  162. | (MUX_DPHY_SEL_SCLKMPLL << 8) \
  163. | (MUX_DMC_BUS_SEL_SCLKMPLL << 4))
  164. /* CLK_DIV_DMC0 */
  165. #define CORE_TIMERS_RATIO 0x1
  166. #define COPY2_RATIO 0x3
  167. #define DMCP_RATIO 0x1
  168. #define DMCD_RATIO 0x1
  169. #define DMC_RATIO 0x1
  170. #define DPHY_RATIO 0x1
  171. #define ACP_PCLK_RATIO 0x1
  172. #define ACP_RATIO 0x3
  173. #define CLK_DIV_DMC0_VAL ((CORE_TIMERS_RATIO << 28) \
  174. | (COPY2_RATIO << 24) \
  175. | (DMCP_RATIO << 20) \
  176. | (DMCD_RATIO << 16) \
  177. | (DMC_RATIO << 12) \
  178. | (DPHY_RATIO << 8) \
  179. | (ACP_PCLK_RATIO << 4) \
  180. | (ACP_RATIO << 0))
  181. /* CLK_DIV_DMC1 */
  182. #define DPM_RATIO 0x1
  183. #define DVSEM_RATIO 0x1
  184. #define PWI_RATIO 0x1
  185. #define CLK_DIV_DMC1_VAL ((DPM_RATIO << 24) \
  186. | (DVSEM_RATIO << 16) \
  187. | (PWI_RATIO << 8))
  188. /* CLK_SRC_TOP0 */
  189. #define MUX_ONENAND_SEL_ACLK_133 0x0
  190. #define MUX_ONENAND_SEL_ACLK_160 0x1
  191. #define MUX_ACLK_133_SEL_SCLKMPLL 0x0
  192. #define MUX_ACLK_133_SEL_SCLKAPLL 0x1
  193. #define MUX_ACLK_160_SEL_SCLKMPLL 0x0
  194. #define MUX_ACLK_160_SEL_SCLKAPLL 0x1
  195. #define MUX_ACLK_100_SEL_SCLKMPLL 0x0
  196. #define MUX_ACLK_100_SEL_SCLKAPLL 0x1
  197. #define MUX_ACLK_200_SEL_SCLKMPLL 0x0
  198. #define MUX_ACLK_200_SEL_SCLKAPLL 0x1
  199. #define MUX_VPLL_SEL_FINPLL 0x0
  200. #define MUX_VPLL_SEL_FOUTVPLL 0x1
  201. #define MUX_EPLL_SEL_FINPLL 0x0
  202. #define MUX_EPLL_SEL_FOUTEPLL 0x1
  203. #define MUX_ONENAND_1_SEL_MOUTONENAND 0x0
  204. #define MUX_ONENAND_1_SEL_SCLKVPLL 0x1
  205. #define CLK_SRC_TOP0_VAL ((MUX_ONENAND_SEL_ACLK_133 << 28) \
  206. | (MUX_ACLK_133_SEL_SCLKMPLL << 24) \
  207. | (MUX_ACLK_160_SEL_SCLKMPLL << 20) \
  208. | (MUX_ACLK_100_SEL_SCLKMPLL << 16) \
  209. | (MUX_ACLK_200_SEL_SCLKMPLL << 12) \
  210. | (MUX_VPLL_SEL_FINPLL << 8) \
  211. | (MUX_EPLL_SEL_FINPLL << 4)\
  212. | (MUX_ONENAND_1_SEL_MOUTONENAND << 0))
  213. /* CLK_SRC_TOP1 */
  214. #define VPLLSRC_SEL_FINPLL 0x0
  215. #define VPLLSRC_SEL_SCLKHDMI24M 0x1
  216. #define CLK_SRC_TOP1_VAL (VPLLSRC_SEL_FINPLL)
  217. /* CLK_DIV_TOP */
  218. #define ONENAND_RATIO 0x0
  219. #define ACLK_133_RATIO 0x5
  220. #define ACLK_160_RATIO 0x4
  221. #define ACLK_100_RATIO 0x7
  222. #define ACLK_200_RATIO 0x3
  223. #define CLK_DIV_TOP_VAL ((ONENAND_RATIO << 16) \
  224. | (ACLK_133_RATIO << 12)\
  225. | (ACLK_160_RATIO << 8) \
  226. | (ACLK_100_RATIO << 4) \
  227. | (ACLK_200_RATIO << 0))
  228. /* CLK_SRC_LEFTBUS */
  229. #define MUX_GDL_SEL_SCLKMPLL 0x0
  230. #define MUX_GDL_SEL_SCLKAPLL 0x1
  231. #define CLK_SRC_LEFTBUS_VAL (MUX_GDL_SEL_SCLKMPLL)
  232. /* CLK_DIV_LEFTBUS */
  233. #define GPL_RATIO 0x1
  234. #define GDL_RATIO 0x3
  235. #define CLK_DIV_LEFTBUS_VAL ((GPL_RATIO << 4) | (GDL_RATIO))
  236. /* CLK_SRC_RIGHTBUS */
  237. #define MUX_GDR_SEL_SCLKMPLL 0x0
  238. #define MUX_GDR_SEL_SCLKAPLL 0x1
  239. #define CLK_SRC_RIGHTBUS_VAL (MUX_GDR_SEL_SCLKMPLL)
  240. /* CLK_DIV_RIGHTBUS */
  241. #define GPR_RATIO 0x1
  242. #define GDR_RATIO 0x3
  243. #define CLK_DIV_RIGHTBUS_VAL ((GPR_RATIO << 4) | (GDR_RATIO))
  244. /* CLK_SRS_FSYS: 6 = SCLKMPLL */
  245. #define SATA_SEL_SCLKMPLL 0
  246. #define SATA_SEL_SCLKAPLL 1
  247. #define MMC_SEL_XXTI 0
  248. #define MMC_SEL_XUSBXTI 1
  249. #define MMC_SEL_SCLK_HDMI24M 2
  250. #define MMC_SEL_SCLK_USBPHY0 3
  251. #define MMC_SEL_SCLK_USBPHY1 4
  252. #define MMC_SEL_SCLK_HDMIPHY 5
  253. #define MMC_SEL_SCLKMPLL 6
  254. #define MMC_SEL_SCLKEPLL 7
  255. #define MMC_SEL_SCLKVPLL 8
  256. #define MMCC0_SEL MMC_SEL_SCLKMPLL
  257. #define MMCC1_SEL MMC_SEL_SCLKMPLL
  258. #define MMCC2_SEL MMC_SEL_SCLKMPLL
  259. #define MMCC3_SEL MMC_SEL_SCLKMPLL
  260. #define MMCC4_SEL MMC_SEL_SCLKMPLL
  261. #define CLK_SRC_FSYS_VAL ((SATA_SEL_SCLKMPLL << 24) \
  262. | (MMCC4_SEL << 16) \
  263. | (MMCC3_SEL << 12) \
  264. | (MMCC2_SEL << 8) \
  265. | (MMCC1_SEL << 4) \
  266. | (MMCC0_SEL << 0))
  267. /* SCLK_MMC[0-4] = MOUTMMC[0-4]/(MMC[0-4]_RATIO + 1)/(MMC[0-4]_PRE_RATIO +1) */
  268. /* CLK_DIV_FSYS1 */
  269. #define MMC0_RATIO 0xF
  270. #define MMC0_PRE_RATIO 0x0
  271. #define MMC1_RATIO 0xF
  272. #define MMC1_PRE_RATIO 0x0
  273. #define CLK_DIV_FSYS1_VAL ((MMC1_PRE_RATIO << 24) \
  274. | (MMC1_RATIO << 16) \
  275. | (MMC0_PRE_RATIO << 8) \
  276. | (MMC0_RATIO << 0))
  277. /* CLK_DIV_FSYS2 */
  278. #define MMC2_RATIO 0xF
  279. #define MMC2_PRE_RATIO 0x0
  280. #define MMC3_RATIO 0xF
  281. #define MMC3_PRE_RATIO 0x0
  282. #define CLK_DIV_FSYS2_VAL ((MMC3_PRE_RATIO << 24) \
  283. | (MMC3_RATIO << 16) \
  284. | (MMC2_PRE_RATIO << 8) \
  285. | (MMC2_RATIO << 0))
  286. /* CLK_DIV_FSYS3 */
  287. #define MMC4_RATIO 0xF
  288. #define MMC4_PRE_RATIO 0x0
  289. #define CLK_DIV_FSYS3_VAL ((MMC4_PRE_RATIO << 8) \
  290. | (MMC4_RATIO << 0))
  291. /* CLK_SRC_PERIL0 */
  292. #define UART_SEL_XXTI 0
  293. #define UART_SEL_XUSBXTI 1
  294. #define UART_SEL_SCLK_HDMI24M 2
  295. #define UART_SEL_SCLK_USBPHY0 3
  296. #define UART_SEL_SCLK_USBPHY1 4
  297. #define UART_SEL_SCLK_HDMIPHY 5
  298. #define UART_SEL_SCLKMPLL 6
  299. #define UART_SEL_SCLKEPLL 7
  300. #define UART_SEL_SCLKVPLL 8
  301. #define UART0_SEL UART_SEL_SCLKMPLL
  302. #define UART1_SEL UART_SEL_SCLKMPLL
  303. #define UART2_SEL UART_SEL_SCLKMPLL
  304. #define UART3_SEL UART_SEL_SCLKMPLL
  305. #define UART4_SEL UART_SEL_SCLKMPLL
  306. #define CLK_SRC_PERIL0_VAL ((UART4_SEL << 16) \
  307. | (UART3_SEL << 12) \
  308. | (UART2_SEL << 8) \
  309. | (UART1_SEL << 4) \
  310. | (UART0_SEL << 0))
  311. /* SCLK_UART[0-4] = MOUTUART[0-4]/(UART[0-4]_RATIO + 1) */
  312. /* CLK_DIV_PERIL0 */
  313. #define UART0_RATIO 7
  314. #define UART1_RATIO 7
  315. #define UART2_RATIO 7
  316. #define UART3_RATIO 7
  317. #define UART4_RATIO 7
  318. #define CLK_DIV_PERIL0_VAL ((UART4_RATIO << 16) \
  319. | (UART3_RATIO << 12) \
  320. | (UART2_RATIO << 8) \
  321. | (UART1_RATIO << 4) \
  322. | (UART0_RATIO << 0))
  323. /* Clock Source CAM/FIMC */
  324. /* CLK_SRC_CAM */
  325. #define CAM0_SEL_XUSBXTI 1
  326. #define CAM1_SEL_XUSBXTI 1
  327. #define CSIS0_SEL_XUSBXTI 1
  328. #define CSIS1_SEL_XUSBXTI 1
  329. #define FIMC_SEL_SCLKMPLL 6
  330. #define FIMC0_LCLK_SEL FIMC_SEL_SCLKMPLL
  331. #define FIMC1_LCLK_SEL FIMC_SEL_SCLKMPLL
  332. #define FIMC2_LCLK_SEL FIMC_SEL_SCLKMPLL
  333. #define FIMC3_LCLK_SEL FIMC_SEL_SCLKMPLL
  334. #define CLK_SRC_CAM_VAL ((CSIS1_SEL_XUSBXTI << 28) \
  335. | (CSIS0_SEL_XUSBXTI << 24) \
  336. | (CAM1_SEL_XUSBXTI << 20) \
  337. | (CAM0_SEL_XUSBXTI << 16) \
  338. | (FIMC3_LCLK_SEL << 12) \
  339. | (FIMC2_LCLK_SEL << 8) \
  340. | (FIMC1_LCLK_SEL << 4) \
  341. | (FIMC0_LCLK_SEL << 0))
  342. /* SCLK CAM */
  343. /* CLK_DIV_CAM */
  344. #define FIMC0_LCLK_RATIO 4
  345. #define FIMC1_LCLK_RATIO 4
  346. #define FIMC2_LCLK_RATIO 4
  347. #define FIMC3_LCLK_RATIO 4
  348. #define CLK_DIV_CAM_VAL ((FIMC3_LCLK_RATIO << 12) \
  349. | (FIMC2_LCLK_RATIO << 8) \
  350. | (FIMC1_LCLK_RATIO << 4) \
  351. | (FIMC0_LCLK_RATIO << 0))
  352. /* SCLK MFC */
  353. /* CLK_SRC_MFC */
  354. #define MFC_SEL_MPLL 0
  355. #define MOUTMFC_0 0
  356. #define MFC_SEL MOUTMFC_0
  357. #define MFC_0_SEL MFC_SEL_MPLL
  358. #define CLK_SRC_MFC_VAL ((MFC_SEL << 8) | (MFC_0_SEL))
  359. /* CLK_DIV_MFC */
  360. #define MFC_RATIO 3
  361. #define CLK_DIV_MFC_VAL (MFC_RATIO)
  362. /* SCLK G3D */
  363. /* CLK_SRC_G3D */
  364. #define G3D_SEL_MPLL 0
  365. #define MOUTG3D_0 0
  366. #define G3D_SEL MOUTG3D_0
  367. #define G3D_0_SEL G3D_SEL_MPLL
  368. #define CLK_SRC_G3D_VAL ((G3D_SEL << 8) | (G3D_0_SEL))
  369. /* CLK_DIV_G3D */
  370. #define G3D_RATIO 1
  371. #define CLK_DIV_G3D_VAL (G3D_RATIO)
  372. /* SCLK LCD0 */
  373. /* CLK_SRC_LCD0 */
  374. #define FIMD_SEL_SCLKMPLL 6
  375. #define MDNIE0_SEL_XUSBXTI 1
  376. #define MDNIE_PWM0_SEL_XUSBXTI 1
  377. #define MIPI0_SEL_XUSBXTI 1
  378. #define CLK_SRC_LCD0_VAL ((MIPI0_SEL_XUSBXTI << 12) \
  379. | (MDNIE_PWM0_SEL_XUSBXTI << 8) \
  380. | (MDNIE0_SEL_XUSBXTI << 4) \
  381. | (FIMD_SEL_SCLKMPLL << 0))
  382. /* CLK_DIV_LCD0 */
  383. #define FIMD0_RATIO 4
  384. #define CLK_DIV_LCD0_VAL (FIMD0_RATIO)
  385. /* Required period to generate a stable clock output */
  386. /* PLL_LOCK_TIME */
  387. #define PLL_LOCKTIME 0x1C20
  388. /* PLL Values */
  389. #define DISABLE 0
  390. #define ENABLE 1
  391. #define SET_PLL(mdiv, pdiv, sdiv) ((ENABLE << 31)\
  392. | (mdiv << 16) \
  393. | (pdiv << 8) \
  394. | (sdiv << 0))
  395. /* APLL_CON0 */
  396. #define APLL_MDIV 0xFA
  397. #define APLL_PDIV 0x6
  398. #define APLL_SDIV 0x1
  399. #define APLL_CON0_VAL SET_PLL(APLL_MDIV, APLL_PDIV, APLL_SDIV)
  400. /* APLL_CON1 */
  401. #define APLL_AFC_ENB 0x1
  402. #define APLL_AFC 0xC
  403. #define APLL_CON1_VAL ((APLL_AFC_ENB << 31) | (APLL_AFC << 0))
  404. /* MPLL_CON0 */
  405. #define MPLL_MDIV 0xC8
  406. #define MPLL_PDIV 0x6
  407. #define MPLL_SDIV 0x1
  408. #define MPLL_CON0_VAL SET_PLL(MPLL_MDIV, MPLL_PDIV, MPLL_SDIV)
  409. /* MPLL_CON1 */
  410. #define MPLL_AFC_ENB 0x0
  411. #define MPLL_AFC 0x1C
  412. #define MPLL_CON1_VAL ((MPLL_AFC_ENB << 31) | (MPLL_AFC << 0))
  413. /* EPLL_CON0 */
  414. #define EPLL_MDIV 0x30
  415. #define EPLL_PDIV 0x3
  416. #define EPLL_SDIV 0x2
  417. #define EPLL_CON0_VAL SET_PLL(EPLL_MDIV, EPLL_PDIV, EPLL_SDIV)
  418. /* EPLL_CON1 */
  419. #define EPLL_K 0x0
  420. #define EPLL_CON1_VAL (EPLL_K >> 0)
  421. /* VPLL_CON0 */
  422. #define VPLL_MDIV 0x35
  423. #define VPLL_PDIV 0x3
  424. #define VPLL_SDIV 0x2
  425. #define VPLL_CON0_VAL SET_PLL(VPLL_MDIV, VPLL_PDIV, VPLL_SDIV)
  426. /* VPLL_CON1 */
  427. #define VPLL_SSCG_EN DISABLE
  428. #define VPLL_SEL_PF_DN_SPREAD 0x0
  429. #define VPLL_MRR 0x11
  430. #define VPLL_MFR 0x0
  431. #define VPLL_K 0x400
  432. #define VPLL_CON1_VAL ((VPLL_SSCG_EN << 31)\
  433. | (VPLL_SEL_PF_DN_SPREAD << 29) \
  434. | (VPLL_MRR << 24) \
  435. | (VPLL_MFR << 16) \
  436. | (VPLL_K << 0))
  437. /*
  438. * UART GPIO_A0/GPIO_A1 Control Register Value
  439. * 0x2: UART Function
  440. */
  441. #define EXYNOS4_GPIO_A0_CON_VAL 0x22222222
  442. #define EXYNOS4_GPIO_A1_CON_VAL 0x222222
  443. /* ULCON: UART Line Control Value 8N1 */
  444. #define WORD_LEN_5_BIT 0x00
  445. #define WORD_LEN_6_BIT 0x01
  446. #define WORD_LEN_7_BIT 0x02
  447. #define WORD_LEN_8_BIT 0x03
  448. #define STOP_BIT_1 0x00
  449. #define STOP_BIT_2 0x01
  450. #define NO_PARITY 0x00
  451. #define ODD_PARITY 0x4
  452. #define EVEN_PARITY 0x5
  453. #define FORCED_PARITY_CHECK_AS_1 0x6
  454. #define FORCED_PARITY_CHECK_AS_0 0x7
  455. #define INFRAMODE_NORMAL 0x00
  456. #define INFRAMODE_INFRARED 0x01
  457. #define ULCON_VAL ((INFRAMODE_NORMAL << 6) \
  458. | (NO_PARITY << 3) \
  459. | (STOP_BIT_1 << 2) \
  460. | (WORD_LEN_8_BIT << 0))
  461. /*
  462. * UCON: UART Control Value
  463. * Tx_interrupt Type: Level
  464. * Rx_interrupt Type: Level
  465. * Rx Timeout Enabled: Yes
  466. * Rx-Error Atatus_Int Enable: Yes
  467. * Loop_Back: No
  468. * Break Signal: No
  469. * Transmit mode : Interrupt request/polling
  470. * Receive mode : Interrupt request/polling
  471. */
  472. #define TX_PULSE_INTERRUPT 0
  473. #define TX_LEVEL_INTERRUPT 1
  474. #define RX_PULSE_INTERRUPT 0
  475. #define RX_LEVEL_INTERRUPT 1
  476. #define RX_TIME_OUT ENABLE
  477. #define RX_ERROR_STATE_INT_ENB ENABLE
  478. #define LOOP_BACK DISABLE
  479. #define BREAK_SIGNAL DISABLE
  480. #define TX_MODE_DISABLED 0X00
  481. #define TX_MODE_IRQ_OR_POLL 0X01
  482. #define TX_MODE_DMA 0X02
  483. #define RX_MODE_DISABLED 0X00
  484. #define RX_MODE_IRQ_OR_POLL 0X01
  485. #define RX_MODE_DMA 0X02
  486. #define UCON_VAL ((TX_LEVEL_INTERRUPT << 9) \
  487. | (RX_LEVEL_INTERRUPT << 8) \
  488. | (RX_TIME_OUT << 7) \
  489. | (RX_ERROR_STATE_INT_ENB << 6) \
  490. | (LOOP_BACK << 5) \
  491. | (BREAK_SIGNAL << 4) \
  492. | (TX_MODE_IRQ_OR_POLL << 2) \
  493. | (RX_MODE_IRQ_OR_POLL << 0))
  494. /*
  495. * UFCON: UART FIFO Control Value
  496. * Tx FIFO Trigger LEVEL: 2 Bytes (001)
  497. * Rx FIFO Trigger LEVEL: 2 Bytes (001)
  498. * Tx Fifo Reset: No
  499. * Rx Fifo Reset: No
  500. * FIFO Enable: Yes
  501. */
  502. #define TX_FIFO_TRIGGER_LEVEL_0_BYTES 0x00
  503. #define TX_FIFO_TRIGGER_LEVEL_2_BYTES 0x1
  504. #define TX_FIFO_TRIGGER_LEVEL_4_BYTES 0x2
  505. #define TX_FIFO_TRIGGER_LEVEL_6_BYTES 0x3
  506. #define TX_FIFO_TRIGGER_LEVEL_8_BYTES 0x4
  507. #define TX_FIFO_TRIGGER_LEVEL_10_BYTES 0x5
  508. #define TX_FIFO_TRIGGER_LEVEL_12_BYTES 0x6
  509. #define TX_FIFO_TRIGGER_LEVEL_14_BYTES 0x7
  510. #define RX_FIFO_TRIGGER_LEVEL_2_BYTES 0x0
  511. #define RX_FIFO_TRIGGER_LEVEL_4_BYTES 0x1
  512. #define RX_FIFO_TRIGGER_LEVEL_6_BYTES 0x2
  513. #define RX_FIFO_TRIGGER_LEVEL_8_BYTES 0x3
  514. #define RX_FIFO_TRIGGER_LEVEL_10_BYTES 0x4
  515. #define RX_FIFO_TRIGGER_LEVEL_12_BYTES 0x5
  516. #define RX_FIFO_TRIGGER_LEVEL_14_BYTES 0x6
  517. #define RX_FIFO_TRIGGER_LEVEL_16_BYTES 0x7
  518. #define TX_FIFO_TRIGGER_LEVEL TX_FIFO_TRIGGER_LEVEL_2_BYTES
  519. #define RX_FIFO_TRIGGER_LEVEL RX_FIFO_TRIGGER_LEVEL_4_BYTES
  520. #define TX_FIFO_RESET DISABLE
  521. #define RX_FIFO_RESET DISABLE
  522. #define FIFO_ENABLE ENABLE
  523. #define UFCON_VAL ((TX_FIFO_TRIGGER_LEVEL << 8) \
  524. | (RX_FIFO_TRIGGER_LEVEL << 4) \
  525. | (TX_FIFO_RESET << 2) \
  526. | (RX_FIFO_RESET << 1) \
  527. | (FIFO_ENABLE << 0))
  528. /*
  529. * Baud Rate Division Value
  530. * 115200 BAUD:
  531. * UBRDIV_VAL = SCLK_UART/((115200 * 16) - 1)
  532. * UBRDIV_VAL = (800 MHz)/((115200 * 16) - 1)
  533. */
  534. #define UBRDIV_VAL 0x35
  535. /*
  536. * Fractional Part of Baud Rate Divisor:
  537. * 115200 BAUD:
  538. * UBRFRACVAL = ((((SCLK_UART*10/(115200*16) -10))%10)*16/10)
  539. * UBRFRACVAL = ((((800MHz*10/(115200*16) -10))%10)*16/10)
  540. */
  541. #define UFRACVAL_VAL 0x4
  542. /*
  543. * TZPC Register Value :
  544. * R0SIZE: 0x0 : Size of secured ram
  545. */
  546. #define R0SIZE 0x0
  547. /*
  548. * TZPC Decode Protection Register Value :
  549. * DECPROTXSET: 0xFF : Set Decode region to non-secure
  550. */
  551. #define DECPROTXSET 0xFF
  552. #endif