start.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495
  1. /*
  2. * armboot - Startup Code for OMP2420/ARM1136 CPU-core
  3. *
  4. * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
  5. *
  6. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  7. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  8. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  9. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  10. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <asm-offsets.h>
  31. #include <config.h>
  32. #include <version.h>
  33. .globl _start
  34. _start: b reset
  35. #ifdef CONFIG_SPL_BUILD
  36. ldr pc, _hang
  37. ldr pc, _hang
  38. ldr pc, _hang
  39. ldr pc, _hang
  40. ldr pc, _hang
  41. ldr pc, _hang
  42. ldr pc, _hang
  43. _hang:
  44. .word do_hang
  45. .word 0x12345678
  46. .word 0x12345678
  47. .word 0x12345678
  48. .word 0x12345678
  49. .word 0x12345678
  50. .word 0x12345678
  51. .word 0x12345678 /* now 16*4=64 */
  52. #else
  53. ldr pc, _undefined_instruction
  54. ldr pc, _software_interrupt
  55. ldr pc, _prefetch_abort
  56. ldr pc, _data_abort
  57. ldr pc, _not_used
  58. ldr pc, _irq
  59. ldr pc, _fiq
  60. _undefined_instruction: .word undefined_instruction
  61. _software_interrupt: .word software_interrupt
  62. _prefetch_abort: .word prefetch_abort
  63. _data_abort: .word data_abort
  64. _not_used: .word not_used
  65. _irq: .word irq
  66. _fiq: .word fiq
  67. _pad: .word 0x12345678 /* now 16*4=64 */
  68. #endif /* CONFIG_SPL_BUILD */
  69. .global _end_vect
  70. _end_vect:
  71. .balignl 16,0xdeadbeef
  72. /*
  73. *************************************************************************
  74. *
  75. * Startup Code (reset vector)
  76. *
  77. * do important init only if we don't start from memory!
  78. * setup Memory and board specific bits prior to relocation.
  79. * relocate armboot to ram
  80. * setup stack
  81. *
  82. *************************************************************************
  83. */
  84. .globl _TEXT_BASE
  85. _TEXT_BASE:
  86. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
  87. .word CONFIG_SPL_TEXT_BASE
  88. #else
  89. .word CONFIG_SYS_TEXT_BASE
  90. #endif
  91. /*
  92. * These are defined in the board-specific linker script.
  93. * Subtracting _start from them lets the linker put their
  94. * relative position in the executable instead of leaving
  95. * them null.
  96. */
  97. .globl _bss_start_ofs
  98. _bss_start_ofs:
  99. .word __bss_start - _start
  100. .global _image_copy_end_ofs
  101. _image_copy_end_ofs:
  102. .word __image_copy_end - _start
  103. .globl _bss_end_ofs
  104. _bss_end_ofs:
  105. .word __bss_end - _start
  106. .globl _end_ofs
  107. _end_ofs:
  108. .word _end - _start
  109. #ifdef CONFIG_USE_IRQ
  110. /* IRQ stack memory (calculated at run-time) */
  111. .globl IRQ_STACK_START
  112. IRQ_STACK_START:
  113. .word 0x0badc0de
  114. /* IRQ stack memory (calculated at run-time) */
  115. .globl FIQ_STACK_START
  116. FIQ_STACK_START:
  117. .word 0x0badc0de
  118. #endif
  119. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  120. .globl IRQ_STACK_START_IN
  121. IRQ_STACK_START_IN:
  122. .word 0x0badc0de
  123. /*
  124. * the actual reset code
  125. */
  126. reset:
  127. /*
  128. * set the cpu to SVC32 mode
  129. */
  130. mrs r0,cpsr
  131. bic r0,r0,#0x1f
  132. orr r0,r0,#0xd3
  133. msr cpsr,r0
  134. #ifdef CONFIG_OMAP2420H4
  135. /* Copy vectors to mask ROM indirect addr */
  136. adr r0, _start /* r0 <- current position of code */
  137. add r0, r0, #4 /* skip reset vector */
  138. mov r2, #64 /* r2 <- size to copy */
  139. add r2, r0, r2 /* r2 <- source end address */
  140. mov r1, #SRAM_OFFSET0 /* build vect addr */
  141. mov r3, #SRAM_OFFSET1
  142. add r1, r1, r3
  143. mov r3, #SRAM_OFFSET2
  144. add r1, r1, r3
  145. next:
  146. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  147. stmia r1!, {r3-r10} /* copy to target address [r1] */
  148. cmp r0, r2 /* until source end address [r2] */
  149. bne next /* loop until equal */
  150. bl cpy_clk_code /* put dpll adjust code behind vectors */
  151. #endif
  152. /* the mask ROM code should have PLL and others stable */
  153. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  154. bl cpu_init_crit
  155. #endif
  156. bl _main
  157. /*------------------------------------------------------------------------------*/
  158. /*
  159. * void relocate_code (addr_sp, gd, addr_moni)
  160. *
  161. * This "function" does not return, instead it continues in RAM
  162. * after relocating the monitor code.
  163. *
  164. */
  165. .globl relocate_code
  166. relocate_code:
  167. mov r4, r0 /* save addr_sp */
  168. mov r5, r1 /* save addr of gd */
  169. mov r6, r2 /* save addr of destination */
  170. adr r0, _start
  171. cmp r0, r6
  172. moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
  173. beq relocate_done /* skip relocation */
  174. mov r1, r6 /* r1 <- scratch for copy_loop */
  175. ldr r3, _image_copy_end_ofs
  176. add r2, r0, r3 /* r2 <- source end address */
  177. copy_loop:
  178. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  179. stmia r1!, {r9-r10} /* copy to target address [r1] */
  180. cmp r0, r2 /* until source end address [r2] */
  181. blo copy_loop
  182. #ifndef CONFIG_SPL_BUILD
  183. /*
  184. * fix .rel.dyn relocations
  185. */
  186. ldr r0, _TEXT_BASE /* r0 <- Text base */
  187. sub r9, r6, r0 /* r9 <- relocation offset */
  188. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  189. add r10, r10, r0 /* r10 <- sym table in FLASH */
  190. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  191. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  192. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  193. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  194. fixloop:
  195. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  196. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  197. ldr r1, [r2, #4]
  198. and r7, r1, #0xff
  199. cmp r7, #23 /* relative fixup? */
  200. beq fixrel
  201. cmp r7, #2 /* absolute fixup? */
  202. beq fixabs
  203. /* ignore unknown type of fixup */
  204. b fixnext
  205. fixabs:
  206. /* absolute fix: set location to (offset) symbol value */
  207. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  208. add r1, r10, r1 /* r1 <- address of symbol in table */
  209. ldr r1, [r1, #4] /* r1 <- symbol value */
  210. add r1, r1, r9 /* r1 <- relocated sym addr */
  211. b fixnext
  212. fixrel:
  213. /* relative fix: increase location by offset */
  214. ldr r1, [r0]
  215. add r1, r1, r9
  216. fixnext:
  217. str r1, [r0]
  218. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  219. cmp r2, r3
  220. blo fixloop
  221. bx lr
  222. #endif
  223. relocate_done:
  224. bx lr
  225. #ifndef CONFIG_SPL_BUILD
  226. _rel_dyn_start_ofs:
  227. .word __rel_dyn_start - _start
  228. _rel_dyn_end_ofs:
  229. .word __rel_dyn_end - _start
  230. _dynsym_start_ofs:
  231. .word __dynsym_start - _start
  232. #endif
  233. .globl c_runtime_cpu_setup
  234. c_runtime_cpu_setup:
  235. bx lr
  236. /*
  237. *************************************************************************
  238. *
  239. * CPU_init_critical registers
  240. *
  241. * setup important registers
  242. * setup memory timing
  243. *
  244. *************************************************************************
  245. */
  246. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  247. cpu_init_crit:
  248. /*
  249. * flush v4 I/D caches
  250. */
  251. mov r0, #0
  252. mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */
  253. mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */
  254. /*
  255. * disable MMU stuff and caches
  256. */
  257. mrc p15, 0, r0, c1, c0, 0
  258. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  259. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  260. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  261. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  262. mcr p15, 0, r0, c1, c0, 0
  263. /*
  264. * Jump to board specific initialization... The Mask ROM will have already initialized
  265. * basic memory. Go here to bump up clock rate and handle wake up conditions.
  266. */
  267. mov ip, lr /* persevere link reg across call */
  268. bl lowlevel_init /* go setup pll,mux,memory */
  269. mov lr, ip /* restore link */
  270. mov pc, lr /* back to my caller */
  271. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  272. #ifndef CONFIG_SPL_BUILD
  273. /*
  274. *************************************************************************
  275. *
  276. * Interrupt handling
  277. *
  278. *************************************************************************
  279. */
  280. @
  281. @ IRQ stack frame.
  282. @
  283. #define S_FRAME_SIZE 72
  284. #define S_OLD_R0 68
  285. #define S_PSR 64
  286. #define S_PC 60
  287. #define S_LR 56
  288. #define S_SP 52
  289. #define S_IP 48
  290. #define S_FP 44
  291. #define S_R10 40
  292. #define S_R9 36
  293. #define S_R8 32
  294. #define S_R7 28
  295. #define S_R6 24
  296. #define S_R5 20
  297. #define S_R4 16
  298. #define S_R3 12
  299. #define S_R2 8
  300. #define S_R1 4
  301. #define S_R0 0
  302. #define MODE_SVC 0x13
  303. #define I_BIT 0x80
  304. /*
  305. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  306. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  307. */
  308. .macro bad_save_user_regs
  309. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  310. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  311. ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort stack
  312. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  313. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  314. add r5, sp, #S_SP
  315. mov r1, lr
  316. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  317. mov r0, sp @ save current stack into r0 (param register)
  318. .endm
  319. .macro irq_save_user_regs
  320. sub sp, sp, #S_FRAME_SIZE
  321. stmia sp, {r0 - r12} @ Calling r0-r12
  322. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  323. stmdb r8, {sp, lr}^ @ Calling SP, LR
  324. str lr, [r8, #0] @ Save calling PC
  325. mrs r6, spsr
  326. str r6, [r8, #4] @ Save CPSR
  327. str r0, [r8, #8] @ Save OLD_R0
  328. mov r0, sp
  329. .endm
  330. .macro irq_restore_user_regs
  331. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  332. mov r0, r0
  333. ldr lr, [sp, #S_PC] @ Get PC
  334. add sp, sp, #S_FRAME_SIZE
  335. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  336. .endm
  337. .macro get_bad_stack
  338. ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter in banked mode)
  339. str lr, [r13] @ save caller lr in position 0 of saved stack
  340. mrs lr, spsr @ get the spsr
  341. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  342. mov r13, #MODE_SVC @ prepare SVC-Mode
  343. @ msr spsr_c, r13
  344. msr spsr, r13 @ switch modes, make sure moves will execute
  345. mov lr, pc @ capture return pc
  346. movs pc, lr @ jump to next instruction & switch modes.
  347. .endm
  348. .macro get_bad_stack_swi
  349. sub r13, r13, #4 @ space on current stack for scratch reg.
  350. str r0, [r13] @ save R0's value.
  351. ldr r0, IRQ_STACK_START_IN @ get data regions start
  352. str lr, [r0] @ save caller lr in position 0 of saved stack
  353. mrs r0, spsr @ get the spsr
  354. str lr, [r0, #4] @ save spsr in position 1 of saved stack
  355. ldr r0, [r13] @ restore r0
  356. add r13, r13, #4 @ pop stack entry
  357. .endm
  358. .macro get_irq_stack @ setup IRQ stack
  359. ldr sp, IRQ_STACK_START
  360. .endm
  361. .macro get_fiq_stack @ setup FIQ stack
  362. ldr sp, FIQ_STACK_START
  363. .endm
  364. #endif /* CONFIG_SPL_BUILD */
  365. /*
  366. * exception handlers
  367. */
  368. #ifdef CONFIG_SPL_BUILD
  369. .align 5
  370. do_hang:
  371. ldr sp, _TEXT_BASE /* use 32 words about stack */
  372. bl hang /* hang and never return */
  373. #else /* !CONFIG_SPL_BUILD */
  374. .align 5
  375. undefined_instruction:
  376. get_bad_stack
  377. bad_save_user_regs
  378. bl do_undefined_instruction
  379. .align 5
  380. software_interrupt:
  381. get_bad_stack_swi
  382. bad_save_user_regs
  383. bl do_software_interrupt
  384. .align 5
  385. prefetch_abort:
  386. get_bad_stack
  387. bad_save_user_regs
  388. bl do_prefetch_abort
  389. .align 5
  390. data_abort:
  391. get_bad_stack
  392. bad_save_user_regs
  393. bl do_data_abort
  394. .align 5
  395. not_used:
  396. get_bad_stack
  397. bad_save_user_regs
  398. bl do_not_used
  399. #ifdef CONFIG_USE_IRQ
  400. .align 5
  401. irq:
  402. get_irq_stack
  403. irq_save_user_regs
  404. bl do_irq
  405. irq_restore_user_regs
  406. .align 5
  407. fiq:
  408. get_fiq_stack
  409. /* someone ought to write a more effiction fiq_save_user_regs */
  410. irq_save_user_regs
  411. bl do_fiq
  412. irq_restore_user_regs
  413. #else
  414. .align 5
  415. irq:
  416. get_bad_stack
  417. bad_save_user_regs
  418. bl do_irq
  419. .align 5
  420. fiq:
  421. get_bad_stack
  422. bad_save_user_regs
  423. bl do_fiq
  424. #endif
  425. .align 5
  426. .global arm1136_cache_flush
  427. arm1136_cache_flush:
  428. #if !defined(CONFIG_SYS_ICACHE_OFF)
  429. mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache
  430. #endif
  431. #if !defined(CONFIG_SYS_DCACHE_OFF)
  432. mcr p15, 0, r1, c7, c14, 0 @ invalidate D cache
  433. #endif
  434. mov pc, lr @ back to caller
  435. #endif /* CONFIG_SPL_BUILD */