4xx_enet.c 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811
  1. /*-----------------------------------------------------------------------------+
  2. *
  3. * This source code has been made available to you by IBM on an AS-IS
  4. * basis. Anyone receiving this source is licensed under IBM
  5. * copyrights to use it in any way he or she deems fit, including
  6. * copying it, modifying it, compiling it, and redistributing it either
  7. * with or without modifications. No license under IBM patents or
  8. * patent applications is to be implied by the copyright license.
  9. *
  10. * Any user of this software should understand that IBM cannot provide
  11. * technical support for this software and will not be responsible for
  12. * any consequences resulting from the use of this software.
  13. *
  14. * Any person who transfers this source code or any derivative work
  15. * must include the IBM copyright notice, this paragraph, and the
  16. * preceding two paragraphs in the transferred software.
  17. *
  18. * COPYRIGHT I B M CORPORATION 1995
  19. * LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. *-----------------------------------------------------------------------------*/
  21. /*-----------------------------------------------------------------------------+
  22. *
  23. * File Name: enetemac.c
  24. *
  25. * Function: Device driver for the ethernet EMAC3 macro on the 405GP.
  26. *
  27. * Author: Mark Wisner
  28. *
  29. * Change Activity-
  30. *
  31. * Date Description of Change BY
  32. * --------- --------------------- ---
  33. * 05-May-99 Created MKW
  34. * 27-Jun-99 Clean up JWB
  35. * 16-Jul-99 Added MAL error recovery and better IP packet handling MKW
  36. * 29-Jul-99 Added Full duplex support MKW
  37. * 06-Aug-99 Changed names for Mal CR reg MKW
  38. * 23-Aug-99 Turned off SYE when running at 10Mbs MKW
  39. * 24-Aug-99 Marked descriptor empty after call_xlc MKW
  40. * 07-Sep-99 Set MAL RX buffer size reg to ENET_MAX_MTU_ALIGNED / 16 MCG
  41. * to avoid chaining maximum sized packets. Push starting
  42. * RX descriptor address up to the next cache line boundary.
  43. * 16-Jan-00 Added support for booting with IP of 0x0 MKW
  44. * 15-Mar-00 Updated enetInit() to enable broadcast addresses in the
  45. * EMAC_RXM register. JWB
  46. * 12-Mar-01 anne-sophie.harnois@nextream.fr
  47. * - Variables are compatible with those already defined in
  48. * include/net.h
  49. * - Receive buffer descriptor ring is used to send buffers
  50. * to the user
  51. * - Info print about send/received/handled packet number if
  52. * INFO_405_ENET is set
  53. * 17-Apr-01 stefan.roese@esd-electronics.com
  54. * - MAL reset in "eth_halt" included
  55. * - Enet speed and duplex output now in one line
  56. * 08-May-01 stefan.roese@esd-electronics.com
  57. * - MAL error handling added (eth_init called again)
  58. * 13-Nov-01 stefan.roese@esd-electronics.com
  59. * - Set IST bit in EMAC_M1 reg upon 100MBit or full duplex
  60. * 04-Jan-02 stefan.roese@esd-electronics.com
  61. * - Wait for PHY auto negotiation to complete added
  62. * 06-Feb-02 stefan.roese@esd-electronics.com
  63. * - Bug fixed in waiting for auto negotiation to complete
  64. * 26-Feb-02 stefan.roese@esd-electronics.com
  65. * - rx and tx buffer descriptors now allocated (no fixed address
  66. * used anymore)
  67. * 17-Jun-02 stefan.roese@esd-electronics.com
  68. * - MAL error debug printf 'M' removed (rx de interrupt may
  69. * occur upon many incoming packets with only 4 rx buffers).
  70. *-----------------------------------------------------------------------------*
  71. * 17-Nov-03 travis.sawyer@sandburst.com
  72. * - ported from 405gp_enet.c to utilized upto 4 EMAC ports
  73. * in the 440GX. This port should work with the 440GP
  74. * (2 EMACs) also
  75. * 15-Aug-05 sr@denx.de
  76. * - merged 405gp_enet.c and 440gx_enet.c to generic 4xx_enet.c
  77. now handling all 4xx cpu's.
  78. *-----------------------------------------------------------------------------*/
  79. #include <config.h>
  80. #include <common.h>
  81. #include <net.h>
  82. #include <asm/processor.h>
  83. #include <asm/io.h>
  84. #include <asm/cache.h>
  85. #include <asm/mmu.h>
  86. #include <commproc.h>
  87. #include <ppc4xx.h>
  88. #include <ppc4xx_enet.h>
  89. #include <405_mal.h>
  90. #include <miiphy.h>
  91. #include <malloc.h>
  92. #include <asm/ppc4xx-intvec.h>
  93. /*
  94. * Only compile for platform with AMCC EMAC ethernet controller and
  95. * network support enabled.
  96. * Remark: CONFIG_405 describes Xilinx PPC405 FPGA without EMAC controller!
  97. */
  98. #if defined(CONFIG_CMD_NET) && !defined(CONFIG_405) && !defined(CONFIG_IOP480)
  99. #if !(defined(CONFIG_MII) || defined(CONFIG_CMD_MII))
  100. #error "CONFIG_MII has to be defined!"
  101. #endif
  102. #if defined(CONFIG_NETCONSOLE) && !defined(CONFIG_NET_MULTI)
  103. #error "CONFIG_NET_MULTI has to be defined for NetConsole"
  104. #endif
  105. #define EMAC_RESET_TIMEOUT 1000 /* 1000 ms reset timeout */
  106. #define PHY_AUTONEGOTIATE_TIMEOUT 5000 /* 5000 ms autonegotiate timeout */
  107. /* Ethernet Transmit and Receive Buffers */
  108. /* AS.HARNOIS
  109. * In the same way ENET_MAX_MTU and ENET_MAX_MTU_ALIGNED are set from
  110. * PKTSIZE and PKTSIZE_ALIGN (include/net.h)
  111. */
  112. #define ENET_MAX_MTU PKTSIZE
  113. #define ENET_MAX_MTU_ALIGNED PKTSIZE_ALIGN
  114. /*-----------------------------------------------------------------------------+
  115. * Defines for MAL/EMAC interrupt conditions as reported in the UIC (Universal
  116. * Interrupt Controller).
  117. *-----------------------------------------------------------------------------*/
  118. #define MAL_UIC_ERR ( UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE)
  119. #define MAL_UIC_DEF (UIC_MAL_RXEOB | MAL_UIC_ERR)
  120. #define EMAC_UIC_DEF UIC_ENET
  121. #define EMAC_UIC_DEF1 UIC_ENET1
  122. #define SEL_UIC_DEF(p) (p ? UIC_ENET1 : UIC_ENET )
  123. #undef INFO_4XX_ENET
  124. #define BI_PHYMODE_NONE 0
  125. #define BI_PHYMODE_ZMII 1
  126. #define BI_PHYMODE_RGMII 2
  127. #define BI_PHYMODE_GMII 3
  128. #define BI_PHYMODE_RTBI 4
  129. #define BI_PHYMODE_TBI 5
  130. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  131. defined(CONFIG_405EX)
  132. #define BI_PHYMODE_SMII 6
  133. #define BI_PHYMODE_MII 7
  134. #endif
  135. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  136. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  137. defined(CONFIG_405EX)
  138. #define SDR0_MFR_ETH_CLK_SEL_V(n) ((0x01<<27) / (n+1))
  139. #endif
  140. /*-----------------------------------------------------------------------------+
  141. * Global variables. TX and RX descriptors and buffers.
  142. *-----------------------------------------------------------------------------*/
  143. /* IER globals */
  144. static uint32_t mal_ier;
  145. #if !defined(CONFIG_NET_MULTI)
  146. struct eth_device *emac0_dev = NULL;
  147. #endif
  148. /*
  149. * Get count of EMAC devices (doesn't have to be the max. possible number
  150. * supported by the cpu)
  151. *
  152. * CONFIG_BOARD_EMAC_COUNT added so now a "dynamic" way to configure the
  153. * EMAC count is possible. As it is needed for the Kilauea/Haleakala
  154. * 405EX/405EXr eval board, using the same binary.
  155. */
  156. #if defined(CONFIG_BOARD_EMAC_COUNT)
  157. #define LAST_EMAC_NUM board_emac_count()
  158. #else /* CONFIG_BOARD_EMAC_COUNT */
  159. #if defined(CONFIG_HAS_ETH3)
  160. #define LAST_EMAC_NUM 4
  161. #elif defined(CONFIG_HAS_ETH2)
  162. #define LAST_EMAC_NUM 3
  163. #elif defined(CONFIG_HAS_ETH1)
  164. #define LAST_EMAC_NUM 2
  165. #else
  166. #define LAST_EMAC_NUM 1
  167. #endif
  168. #endif /* CONFIG_BOARD_EMAC_COUNT */
  169. /* normal boards start with EMAC0 */
  170. #if !defined(CONFIG_EMAC_NR_START)
  171. #define CONFIG_EMAC_NR_START 0
  172. #endif
  173. #if defined(CONFIG_405EX) || defined(CONFIG_440EPX)
  174. #define ETH_IRQ_NUM(dev) (VECNUM_ETH0 + ((dev)))
  175. #else
  176. #define ETH_IRQ_NUM(dev) (VECNUM_ETH0 + ((dev) * 2))
  177. #endif
  178. #define MAL_RX_DESC_SIZE 2048
  179. #define MAL_TX_DESC_SIZE 2048
  180. #define MAL_ALLOC_SIZE (MAL_TX_DESC_SIZE + MAL_RX_DESC_SIZE)
  181. /*-----------------------------------------------------------------------------+
  182. * Prototypes and externals.
  183. *-----------------------------------------------------------------------------*/
  184. static void enet_rcv (struct eth_device *dev, unsigned long malisr);
  185. int enetInt (struct eth_device *dev);
  186. static void mal_err (struct eth_device *dev, unsigned long isr,
  187. unsigned long uic, unsigned long maldef,
  188. unsigned long mal_errr);
  189. static void emac_err (struct eth_device *dev, unsigned long isr);
  190. extern int phy_setup_aneg (char *devname, unsigned char addr);
  191. extern int emac4xx_miiphy_read (char *devname, unsigned char addr,
  192. unsigned char reg, unsigned short *value);
  193. extern int emac4xx_miiphy_write (char *devname, unsigned char addr,
  194. unsigned char reg, unsigned short value);
  195. int board_emac_count(void);
  196. /*-----------------------------------------------------------------------------+
  197. | ppc_4xx_eth_halt
  198. | Disable MAL channel, and EMACn
  199. +-----------------------------------------------------------------------------*/
  200. static void ppc_4xx_eth_halt (struct eth_device *dev)
  201. {
  202. EMAC_4XX_HW_PST hw_p = dev->priv;
  203. uint32_t failsafe = 10000;
  204. #if defined(CONFIG_440SPE) || \
  205. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  206. defined(CONFIG_405EX)
  207. unsigned long mfr;
  208. #endif
  209. out_be32((void *)EMAC_IER + hw_p->hw_addr, 0x00000000); /* disable emac interrupts */
  210. /* 1st reset MAL channel */
  211. /* Note: writing a 0 to a channel has no effect */
  212. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  213. mtdcr (maltxcarr, (MAL_CR_MMSR >> (hw_p->devnum * 2)));
  214. #else
  215. mtdcr (maltxcarr, (MAL_CR_MMSR >> hw_p->devnum));
  216. #endif
  217. mtdcr (malrxcarr, (MAL_CR_MMSR >> hw_p->devnum));
  218. /* wait for reset */
  219. while (mfdcr (malrxcasr) & (MAL_CR_MMSR >> hw_p->devnum)) {
  220. udelay (1000); /* Delay 1 MS so as not to hammer the register */
  221. failsafe--;
  222. if (failsafe == 0)
  223. break;
  224. }
  225. /* EMAC RESET */
  226. #if defined(CONFIG_440SPE) || \
  227. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  228. defined(CONFIG_405EX)
  229. /* provide clocks for EMAC internal loopback */
  230. mfsdr (sdr_mfr, mfr);
  231. mfr |= SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  232. mtsdr(sdr_mfr, mfr);
  233. #endif
  234. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
  235. #if defined(CONFIG_440SPE) || \
  236. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  237. defined(CONFIG_405EX)
  238. /* remove clocks for EMAC internal loopback */
  239. mfsdr (sdr_mfr, mfr);
  240. mfr &= ~SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  241. mtsdr(sdr_mfr, mfr);
  242. #endif
  243. #ifndef CONFIG_NETCONSOLE
  244. hw_p->print_speed = 1; /* print speed message again next time */
  245. #endif
  246. return;
  247. }
  248. #if defined (CONFIG_440GX)
  249. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  250. {
  251. unsigned long pfc1;
  252. unsigned long zmiifer;
  253. unsigned long rmiifer;
  254. mfsdr(sdr_pfc1, pfc1);
  255. pfc1 = SDR0_PFC1_EPS_DECODE(pfc1);
  256. zmiifer = 0;
  257. rmiifer = 0;
  258. switch (pfc1) {
  259. case 1:
  260. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  261. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  262. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  263. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  264. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  265. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  266. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  267. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  268. break;
  269. case 2:
  270. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  271. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  272. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  273. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  274. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  275. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  276. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  277. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  278. break;
  279. case 3:
  280. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  281. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  282. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  283. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  284. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  285. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  286. break;
  287. case 4:
  288. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  289. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  290. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (2);
  291. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (3);
  292. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  293. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  294. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  295. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  296. break;
  297. case 5:
  298. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  299. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  300. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (2);
  301. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  302. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  303. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  304. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  305. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  306. break;
  307. case 6:
  308. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  309. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  310. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  311. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  312. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  313. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  314. break;
  315. case 0:
  316. default:
  317. zmiifer = ZMII_FER_MII << ZMII_FER_V(devnum);
  318. rmiifer = 0x0;
  319. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  320. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  321. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  322. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  323. break;
  324. }
  325. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  326. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  327. out_be32((void *)ZMII_FER, zmiifer);
  328. out_be32((void *)RGMII_FER, rmiifer);
  329. return ((int)pfc1);
  330. }
  331. #endif /* CONFIG_440_GX */
  332. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  333. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  334. {
  335. unsigned long zmiifer=0x0;
  336. unsigned long pfc1;
  337. mfsdr(sdr_pfc1, pfc1);
  338. pfc1 &= SDR0_PFC1_SELECT_MASK;
  339. switch (pfc1) {
  340. case SDR0_PFC1_SELECT_CONFIG_2:
  341. /* 1 x GMII port */
  342. out_be32((void *)ZMII_FER, 0x00);
  343. out_be32((void *)RGMII_FER, 0x00000037);
  344. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  345. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  346. break;
  347. case SDR0_PFC1_SELECT_CONFIG_4:
  348. /* 2 x RGMII ports */
  349. out_be32((void *)ZMII_FER, 0x00);
  350. out_be32((void *)RGMII_FER, 0x00000055);
  351. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  352. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  353. break;
  354. case SDR0_PFC1_SELECT_CONFIG_6:
  355. /* 2 x SMII ports */
  356. out_be32((void *)ZMII_FER,
  357. ((ZMII_FER_SMII) << ZMII_FER_V(0)) |
  358. ((ZMII_FER_SMII) << ZMII_FER_V(1)));
  359. out_be32((void *)RGMII_FER, 0x00000000);
  360. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  361. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  362. break;
  363. case SDR0_PFC1_SELECT_CONFIG_1_2:
  364. /* only 1 x MII supported */
  365. out_be32((void *)ZMII_FER, (ZMII_FER_MII) << ZMII_FER_V(0));
  366. out_be32((void *)RGMII_FER, 0x00000000);
  367. bis->bi_phymode[0] = BI_PHYMODE_MII;
  368. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  369. break;
  370. default:
  371. break;
  372. }
  373. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  374. zmiifer = in_be32((void *)ZMII_FER);
  375. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  376. out_be32((void *)ZMII_FER, zmiifer);
  377. return ((int)0x0);
  378. }
  379. #endif /* CONFIG_440EPX */
  380. #if defined(CONFIG_405EX)
  381. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  382. {
  383. u32 gmiifer = 0;
  384. /*
  385. * Right now only 2*RGMII is supported. Please extend when needed.
  386. * sr - 2007-09-19
  387. */
  388. switch (1) {
  389. case 1:
  390. /* 2 x RGMII ports */
  391. out_be32((void *)RGMII_FER, 0x00000055);
  392. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  393. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  394. break;
  395. case 2:
  396. /* 2 x SMII ports */
  397. break;
  398. default:
  399. break;
  400. }
  401. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  402. gmiifer = in_be32((void *)RGMII_FER);
  403. gmiifer |= (1 << (19-devnum));
  404. out_be32((void *)RGMII_FER, gmiifer);
  405. return ((int)0x0);
  406. }
  407. #endif /* CONFIG_405EX */
  408. static inline void *malloc_aligned(u32 size, u32 align)
  409. {
  410. return (void *)(((u32)malloc(size + align) + align - 1) &
  411. ~(align - 1));
  412. }
  413. static int ppc_4xx_eth_init (struct eth_device *dev, bd_t * bis)
  414. {
  415. int i;
  416. unsigned long reg = 0;
  417. unsigned long msr;
  418. unsigned long speed;
  419. unsigned long duplex;
  420. unsigned long failsafe;
  421. unsigned mode_reg;
  422. unsigned short devnum;
  423. unsigned short reg_short;
  424. #if defined(CONFIG_440GX) || \
  425. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  426. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  427. defined(CONFIG_405EX)
  428. sys_info_t sysinfo;
  429. #if defined(CONFIG_440GX) || defined(CONFIG_440SPE) || \
  430. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  431. defined(CONFIG_405EX)
  432. int ethgroup = -1;
  433. #endif
  434. #endif
  435. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  436. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  437. defined(CONFIG_405EX)
  438. unsigned long mfr;
  439. #endif
  440. u32 bd_cached;
  441. u32 bd_uncached = 0;
  442. #ifdef CONFIG_4xx_DCACHE
  443. static u32 last_used_ea = 0;
  444. #endif
  445. EMAC_4XX_HW_PST hw_p = dev->priv;
  446. /* before doing anything, figure out if we have a MAC address */
  447. /* if not, bail */
  448. if (memcmp (dev->enetaddr, "\0\0\0\0\0\0", 6) == 0) {
  449. printf("ERROR: ethaddr not set!\n");
  450. return -1;
  451. }
  452. #if defined(CONFIG_440GX) || \
  453. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  454. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  455. defined(CONFIG_405EX)
  456. /* Need to get the OPB frequency so we can access the PHY */
  457. get_sys_info (&sysinfo);
  458. #endif
  459. msr = mfmsr ();
  460. mtmsr (msr & ~(MSR_EE)); /* disable interrupts */
  461. devnum = hw_p->devnum;
  462. #ifdef INFO_4XX_ENET
  463. /* AS.HARNOIS
  464. * We should have :
  465. * hw_p->stats.pkts_handled <= hw_p->stats.pkts_rx <= hw_p->stats.pkts_handled+PKTBUFSRX
  466. * In the most cases hw_p->stats.pkts_handled = hw_p->stats.pkts_rx, but it
  467. * is possible that new packets (without relationship with
  468. * current transfer) have got the time to arrived before
  469. * netloop calls eth_halt
  470. */
  471. printf ("About preceeding transfer (eth%d):\n"
  472. "- Sent packet number %d\n"
  473. "- Received packet number %d\n"
  474. "- Handled packet number %d\n",
  475. hw_p->devnum,
  476. hw_p->stats.pkts_tx,
  477. hw_p->stats.pkts_rx, hw_p->stats.pkts_handled);
  478. hw_p->stats.pkts_tx = 0;
  479. hw_p->stats.pkts_rx = 0;
  480. hw_p->stats.pkts_handled = 0;
  481. hw_p->print_speed = 1; /* print speed message again next time */
  482. #endif
  483. hw_p->tx_err_index = 0; /* Transmit Error Index for tx_err_log */
  484. hw_p->rx_err_index = 0; /* Receive Error Index for rx_err_log */
  485. hw_p->rx_slot = 0; /* MAL Receive Slot */
  486. hw_p->rx_i_index = 0; /* Receive Interrupt Queue Index */
  487. hw_p->rx_u_index = 0; /* Receive User Queue Index */
  488. hw_p->tx_slot = 0; /* MAL Transmit Slot */
  489. hw_p->tx_i_index = 0; /* Transmit Interrupt Queue Index */
  490. hw_p->tx_u_index = 0; /* Transmit User Queue Index */
  491. #if defined(CONFIG_440) && !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
  492. /* set RMII mode */
  493. /* NOTE: 440GX spec states that mode is mutually exclusive */
  494. /* NOTE: Therefore, disable all other EMACS, since we handle */
  495. /* NOTE: only one emac at a time */
  496. reg = 0;
  497. out_be32((void *)ZMII_FER, 0);
  498. udelay (100);
  499. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  500. out_be32((void *)ZMII_FER, (ZMII_FER_RMII | ZMII_FER_MDI) << ZMII_FER_V (devnum));
  501. #elif defined(CONFIG_440GX) || defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  502. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  503. #elif defined(CONFIG_440GP)
  504. /* set RMII mode */
  505. out_be32((void *)ZMII_FER, ZMII_RMII | ZMII_MDI0);
  506. #else
  507. if ((devnum == 0) || (devnum == 1)) {
  508. out_be32((void *)ZMII_FER, (ZMII_FER_SMII | ZMII_FER_MDI) << ZMII_FER_V (devnum));
  509. } else { /* ((devnum == 2) || (devnum == 3)) */
  510. out_be32((void *)ZMII_FER, ZMII_FER_MDI << ZMII_FER_V (devnum));
  511. out_be32((void *)RGMII_FER, ((RGMII_FER_RGMII << RGMII_FER_V (2)) |
  512. (RGMII_FER_RGMII << RGMII_FER_V (3))));
  513. }
  514. #endif
  515. out_be32((void *)ZMII_SSR, ZMII_SSR_SP << ZMII_SSR_V(devnum));
  516. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  517. #if defined(CONFIG_405EX)
  518. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  519. #endif
  520. __asm__ volatile ("eieio");
  521. /* reset emac so we have access to the phy */
  522. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  523. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  524. defined(CONFIG_405EX)
  525. /* provide clocks for EMAC internal loopback */
  526. mfsdr (sdr_mfr, mfr);
  527. mfr |= SDR0_MFR_ETH_CLK_SEL_V(devnum);
  528. mtsdr(sdr_mfr, mfr);
  529. #endif
  530. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
  531. failsafe = 1000;
  532. while ((in_be32((void *)EMAC_M0 + hw_p->hw_addr) & (EMAC_M0_SRST)) && failsafe) {
  533. udelay (1000);
  534. failsafe--;
  535. }
  536. if (failsafe <= 0)
  537. printf("\nProblem resetting EMAC!\n");
  538. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  539. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  540. defined(CONFIG_405EX)
  541. /* remove clocks for EMAC internal loopback */
  542. mfsdr (sdr_mfr, mfr);
  543. mfr &= ~SDR0_MFR_ETH_CLK_SEL_V(devnum);
  544. mtsdr(sdr_mfr, mfr);
  545. #endif
  546. #if defined(CONFIG_440GX) || \
  547. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  548. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  549. defined(CONFIG_405EX)
  550. /* Whack the M1 register */
  551. mode_reg = 0x0;
  552. mode_reg &= ~0x00000038;
  553. if (sysinfo.freqOPB <= 50000000);
  554. else if (sysinfo.freqOPB <= 66666667)
  555. mode_reg |= EMAC_M1_OBCI_66;
  556. else if (sysinfo.freqOPB <= 83333333)
  557. mode_reg |= EMAC_M1_OBCI_83;
  558. else if (sysinfo.freqOPB <= 100000000)
  559. mode_reg |= EMAC_M1_OBCI_100;
  560. else
  561. mode_reg |= EMAC_M1_OBCI_GT100;
  562. out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
  563. #endif /* defined(CONFIG_440GX) || defined(CONFIG_440SP) */
  564. /* wait for PHY to complete auto negotiation */
  565. reg_short = 0;
  566. #ifndef CONFIG_CS8952_PHY
  567. switch (devnum) {
  568. case 0:
  569. reg = CONFIG_PHY_ADDR;
  570. break;
  571. #if defined (CONFIG_PHY1_ADDR)
  572. case 1:
  573. reg = CONFIG_PHY1_ADDR;
  574. break;
  575. #endif
  576. #if defined (CONFIG_440GX)
  577. case 2:
  578. reg = CONFIG_PHY2_ADDR;
  579. break;
  580. case 3:
  581. reg = CONFIG_PHY3_ADDR;
  582. break;
  583. #endif
  584. default:
  585. reg = CONFIG_PHY_ADDR;
  586. break;
  587. }
  588. bis->bi_phynum[devnum] = reg;
  589. #if defined(CONFIG_PHY_RESET)
  590. /*
  591. * Reset the phy, only if its the first time through
  592. * otherwise, just check the speeds & feeds
  593. */
  594. if (hw_p->first_init == 0) {
  595. #if defined(CONFIG_M88E1111_PHY)
  596. miiphy_write (dev->name, reg, 0x14, 0x0ce3);
  597. miiphy_write (dev->name, reg, 0x18, 0x4101);
  598. miiphy_write (dev->name, reg, 0x09, 0x0e00);
  599. miiphy_write (dev->name, reg, 0x04, 0x01e1);
  600. #endif
  601. miiphy_reset (dev->name, reg);
  602. #if defined(CONFIG_440GX) || \
  603. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  604. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  605. defined(CONFIG_405EX)
  606. #if defined(CONFIG_CIS8201_PHY)
  607. /*
  608. * Cicada 8201 PHY needs to have an extended register whacked
  609. * for RGMII mode.
  610. */
  611. if (((devnum == 2) || (devnum == 3)) && (4 == ethgroup)) {
  612. #if defined(CONFIG_CIS8201_SHORT_ETCH)
  613. miiphy_write (dev->name, reg, 23, 0x1300);
  614. #else
  615. miiphy_write (dev->name, reg, 23, 0x1000);
  616. #endif
  617. /*
  618. * Vitesse VSC8201/Cicada CIS8201 errata:
  619. * Interoperability problem with Intel 82547EI phys
  620. * This work around (provided by Vitesse) changes
  621. * the default timer convergence from 8ms to 12ms
  622. */
  623. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  624. miiphy_write (dev->name, reg, 0x08, 0x0200);
  625. miiphy_write (dev->name, reg, 0x1f, 0x52b5);
  626. miiphy_write (dev->name, reg, 0x02, 0x0004);
  627. miiphy_write (dev->name, reg, 0x01, 0x0671);
  628. miiphy_write (dev->name, reg, 0x00, 0x8fae);
  629. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  630. miiphy_write (dev->name, reg, 0x08, 0x0000);
  631. miiphy_write (dev->name, reg, 0x1f, 0x0000);
  632. /* end Vitesse/Cicada errata */
  633. }
  634. #endif
  635. #if defined(CONFIG_ET1011C_PHY)
  636. /*
  637. * Agere ET1011c PHY needs to have an extended register whacked
  638. * for RGMII mode.
  639. */
  640. if (((devnum == 2) || (devnum ==3)) && (4 == ethgroup)) {
  641. miiphy_read (dev->name, reg, 0x16, &reg_short);
  642. reg_short &= ~(0x7);
  643. reg_short |= 0x6; /* RGMII DLL Delay*/
  644. miiphy_write (dev->name, reg, 0x16, reg_short);
  645. miiphy_read (dev->name, reg, 0x17, &reg_short);
  646. reg_short &= ~(0x40);
  647. miiphy_write (dev->name, reg, 0x17, reg_short);
  648. miiphy_write(dev->name, reg, 0x1c, 0x74f0);
  649. }
  650. #endif
  651. #endif
  652. /* Start/Restart autonegotiation */
  653. phy_setup_aneg (dev->name, reg);
  654. udelay (1000);
  655. }
  656. #endif /* defined(CONFIG_PHY_RESET) */
  657. miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
  658. /*
  659. * Wait if PHY is capable of autonegotiation and autonegotiation is not complete
  660. */
  661. if ((reg_short & PHY_BMSR_AUTN_ABLE)
  662. && !(reg_short & PHY_BMSR_AUTN_COMP)) {
  663. puts ("Waiting for PHY auto negotiation to complete");
  664. i = 0;
  665. while (!(reg_short & PHY_BMSR_AUTN_COMP)) {
  666. /*
  667. * Timeout reached ?
  668. */
  669. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  670. puts (" TIMEOUT !\n");
  671. break;
  672. }
  673. if ((i++ % 1000) == 0) {
  674. putc ('.');
  675. }
  676. udelay (1000); /* 1 ms */
  677. miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
  678. }
  679. puts (" done\n");
  680. udelay (500000); /* another 500 ms (results in faster booting) */
  681. }
  682. #endif /* #ifndef CONFIG_CS8952_PHY */
  683. speed = miiphy_speed (dev->name, reg);
  684. duplex = miiphy_duplex (dev->name, reg);
  685. if (hw_p->print_speed) {
  686. hw_p->print_speed = 0;
  687. printf ("ENET Speed is %d Mbps - %s duplex connection (EMAC%d)\n",
  688. (int) speed, (duplex == HALF) ? "HALF" : "FULL",
  689. hw_p->devnum);
  690. }
  691. #if defined(CONFIG_440) && !defined(CONFIG_440SP) && !defined(CONFIG_440SPE) && \
  692. !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX)
  693. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  694. mfsdr(sdr_mfr, reg);
  695. if (speed == 100) {
  696. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_100M;
  697. } else {
  698. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_10M;
  699. }
  700. mtsdr(sdr_mfr, reg);
  701. #endif
  702. /* Set ZMII/RGMII speed according to the phy link speed */
  703. reg = in_be32((void *)ZMII_SSR);
  704. if ( (speed == 100) || (speed == 1000) )
  705. out_be32((void *)ZMII_SSR, reg | (ZMII_SSR_SP << ZMII_SSR_V (devnum)));
  706. else
  707. out_be32((void *)ZMII_SSR, reg & (~(ZMII_SSR_SP << ZMII_SSR_V (devnum))));
  708. if ((devnum == 2) || (devnum == 3)) {
  709. if (speed == 1000)
  710. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V (devnum));
  711. else if (speed == 100)
  712. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V (devnum));
  713. else if (speed == 10)
  714. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V (devnum));
  715. else {
  716. printf("Error in RGMII Speed\n");
  717. return -1;
  718. }
  719. out_be32((void *)RGMII_SSR, reg);
  720. }
  721. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  722. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  723. defined(CONFIG_405EX)
  724. if (speed == 1000)
  725. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V (devnum));
  726. else if (speed == 100)
  727. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V (devnum));
  728. else if (speed == 10)
  729. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V (devnum));
  730. else {
  731. printf("Error in RGMII Speed\n");
  732. return -1;
  733. }
  734. out_be32((void *)RGMII_SSR, reg);
  735. #endif
  736. /* set the Mal configuration reg */
  737. #if defined(CONFIG_440GX) || \
  738. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  739. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  740. defined(CONFIG_405EX)
  741. mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA |
  742. MAL_CR_PLBLT_DEFAULT | MAL_CR_EOPIE | 0x00330000);
  743. #else
  744. mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA | MAL_CR_PLBLT_DEFAULT);
  745. /* Errata 1.12: MAL_1 -- Disable MAL bursting */
  746. if (get_pvr() == PVR_440GP_RB) {
  747. mtdcr (malmcr, mfdcr(malmcr) & ~MAL_CR_PLBB);
  748. }
  749. #endif
  750. /*
  751. * Malloc MAL buffer desciptors, make sure they are
  752. * aligned on cache line boundary size
  753. * (401/403/IOP480 = 16, 405 = 32)
  754. * and doesn't cross cache block boundaries.
  755. */
  756. if (hw_p->first_init == 0) {
  757. debug("*** Allocating descriptor memory ***\n");
  758. bd_cached = (u32)malloc_aligned(MAL_ALLOC_SIZE, 4096);
  759. if (!bd_cached) {
  760. printf("%s: Error allocating MAL descriptor buffers!\n");
  761. return -1;
  762. }
  763. #ifdef CONFIG_4xx_DCACHE
  764. flush_dcache_range(bd_cached, bd_cached + MAL_ALLOC_SIZE);
  765. if (!last_used_ea)
  766. bd_uncached = bis->bi_memsize;
  767. else
  768. bd_uncached = last_used_ea + MAL_ALLOC_SIZE;
  769. last_used_ea = bd_uncached;
  770. program_tlb(bd_cached, bd_uncached, MAL_ALLOC_SIZE,
  771. TLB_WORD2_I_ENABLE);
  772. #else
  773. bd_uncached = bd_cached;
  774. #endif
  775. hw_p->tx_phys = bd_cached;
  776. hw_p->rx_phys = bd_cached + MAL_TX_DESC_SIZE;
  777. hw_p->tx = (mal_desc_t *)(bd_uncached);
  778. hw_p->rx = (mal_desc_t *)(bd_uncached + MAL_TX_DESC_SIZE);
  779. debug("hw_p->tx=%08x, hw_p->rx=%08x\n", hw_p->tx, hw_p->rx);
  780. }
  781. for (i = 0; i < NUM_TX_BUFF; i++) {
  782. hw_p->tx[i].ctrl = 0;
  783. hw_p->tx[i].data_len = 0;
  784. if (hw_p->first_init == 0)
  785. hw_p->txbuf_ptr = malloc_aligned(MAL_ALLOC_SIZE,
  786. L1_CACHE_BYTES);
  787. hw_p->tx[i].data_ptr = hw_p->txbuf_ptr;
  788. if ((NUM_TX_BUFF - 1) == i)
  789. hw_p->tx[i].ctrl |= MAL_TX_CTRL_WRAP;
  790. hw_p->tx_run[i] = -1;
  791. debug("TX_BUFF %d @ 0x%08lx\n", i, (u32)hw_p->tx[i].data_ptr);
  792. }
  793. for (i = 0; i < NUM_RX_BUFF; i++) {
  794. hw_p->rx[i].ctrl = 0;
  795. hw_p->rx[i].data_len = 0;
  796. hw_p->rx[i].data_ptr = (char *)NetRxPackets[i];
  797. if ((NUM_RX_BUFF - 1) == i)
  798. hw_p->rx[i].ctrl |= MAL_RX_CTRL_WRAP;
  799. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY | MAL_RX_CTRL_INTR;
  800. hw_p->rx_ready[i] = -1;
  801. debug("RX_BUFF %d @ 0x%08lx\n", i, (u32)hw_p->rx[i].data_ptr);
  802. }
  803. reg = 0x00000000;
  804. reg |= dev->enetaddr[0]; /* set high address */
  805. reg = reg << 8;
  806. reg |= dev->enetaddr[1];
  807. out_be32((void *)EMAC_IAH + hw_p->hw_addr, reg);
  808. reg = 0x00000000;
  809. reg |= dev->enetaddr[2]; /* set low address */
  810. reg = reg << 8;
  811. reg |= dev->enetaddr[3];
  812. reg = reg << 8;
  813. reg |= dev->enetaddr[4];
  814. reg = reg << 8;
  815. reg |= dev->enetaddr[5];
  816. out_be32((void *)EMAC_IAL + hw_p->hw_addr, reg);
  817. switch (devnum) {
  818. case 1:
  819. /* setup MAL tx & rx channel pointers */
  820. #if defined (CONFIG_405EP) || defined (CONFIG_440EP) || defined (CONFIG_440GR)
  821. mtdcr (maltxctp2r, hw_p->tx_phys);
  822. #else
  823. mtdcr (maltxctp1r, hw_p->tx_phys);
  824. #endif
  825. #if defined(CONFIG_440)
  826. mtdcr (maltxbattr, 0x0);
  827. mtdcr (malrxbattr, 0x0);
  828. #endif
  829. mtdcr (malrxctp1r, hw_p->rx_phys);
  830. /* set RX buffer size */
  831. mtdcr (malrcbs1, ENET_MAX_MTU_ALIGNED / 16);
  832. break;
  833. #if defined (CONFIG_440GX)
  834. case 2:
  835. /* setup MAL tx & rx channel pointers */
  836. mtdcr (maltxbattr, 0x0);
  837. mtdcr (malrxbattr, 0x0);
  838. mtdcr (maltxctp2r, hw_p->tx_phys);
  839. mtdcr (malrxctp2r, hw_p->rx_phys);
  840. /* set RX buffer size */
  841. mtdcr (malrcbs2, ENET_MAX_MTU_ALIGNED / 16);
  842. break;
  843. case 3:
  844. /* setup MAL tx & rx channel pointers */
  845. mtdcr (maltxbattr, 0x0);
  846. mtdcr (maltxctp3r, hw_p->tx_phys);
  847. mtdcr (malrxbattr, 0x0);
  848. mtdcr (malrxctp3r, hw_p->rx_phys);
  849. /* set RX buffer size */
  850. mtdcr (malrcbs3, ENET_MAX_MTU_ALIGNED / 16);
  851. break;
  852. #endif /* CONFIG_440GX */
  853. case 0:
  854. default:
  855. /* setup MAL tx & rx channel pointers */
  856. #if defined(CONFIG_440)
  857. mtdcr (maltxbattr, 0x0);
  858. mtdcr (malrxbattr, 0x0);
  859. #endif
  860. mtdcr (maltxctp0r, hw_p->tx_phys);
  861. mtdcr (malrxctp0r, hw_p->rx_phys);
  862. /* set RX buffer size */
  863. mtdcr (malrcbs0, ENET_MAX_MTU_ALIGNED / 16);
  864. break;
  865. }
  866. /* Enable MAL transmit and receive channels */
  867. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  868. mtdcr (maltxcasr, (MAL_TXRX_CASR >> (hw_p->devnum*2)));
  869. #else
  870. mtdcr (maltxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
  871. #endif
  872. mtdcr (malrxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
  873. /* set transmit enable & receive enable */
  874. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_TXE | EMAC_M0_RXE);
  875. /* set receive fifo to 4k and tx fifo to 2k */
  876. mode_reg = in_be32((void *)EMAC_M1 + hw_p->hw_addr);
  877. mode_reg |= EMAC_M1_RFS_4K | EMAC_M1_TX_FIFO_2K;
  878. /* set speed */
  879. if (speed == _1000BASET) {
  880. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  881. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  882. unsigned long pfc1;
  883. mfsdr (sdr_pfc1, pfc1);
  884. pfc1 |= SDR0_PFC1_EM_1000;
  885. mtsdr (sdr_pfc1, pfc1);
  886. #endif
  887. mode_reg = mode_reg | EMAC_M1_MF_1000MBPS | EMAC_M1_IST;
  888. } else if (speed == _100BASET)
  889. mode_reg = mode_reg | EMAC_M1_MF_100MBPS | EMAC_M1_IST;
  890. else
  891. mode_reg = mode_reg & ~0x00C00000; /* 10 MBPS */
  892. if (duplex == FULL)
  893. mode_reg = mode_reg | 0x80000000 | EMAC_M1_IST;
  894. out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
  895. /* Enable broadcast and indvidual address */
  896. /* TBS: enabling runts as some misbehaved nics will send runts */
  897. out_be32((void *)EMAC_RXM + hw_p->hw_addr, EMAC_RMR_BAE | EMAC_RMR_IAE);
  898. /* we probably need to set the tx mode1 reg? maybe at tx time */
  899. /* set transmit request threshold register */
  900. out_be32((void *)EMAC_TRTR + hw_p->hw_addr, 0x18000000); /* 256 byte threshold */
  901. /* set receive low/high water mark register */
  902. #if defined(CONFIG_440)
  903. /* 440s has a 64 byte burst length */
  904. out_be32((void *)EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x80009000);
  905. #else
  906. /* 405s have a 16 byte burst length */
  907. out_be32((void *)EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x0f002000);
  908. #endif /* defined(CONFIG_440) */
  909. out_be32((void *)EMAC_TXM1 + hw_p->hw_addr, 0xf8640000);
  910. /* Set fifo limit entry in tx mode 0 */
  911. out_be32((void *)EMAC_TXM0 + hw_p->hw_addr, 0x00000003);
  912. /* Frame gap set */
  913. out_be32((void *)EMAC_I_FRAME_GAP_REG + hw_p->hw_addr, 0x00000008);
  914. /* Set EMAC IER */
  915. hw_p->emac_ier = EMAC_ISR_PTLE | EMAC_ISR_BFCS | EMAC_ISR_ORE | EMAC_ISR_IRE;
  916. if (speed == _100BASET)
  917. hw_p->emac_ier = hw_p->emac_ier | EMAC_ISR_SYE;
  918. out_be32((void *)EMAC_ISR + hw_p->hw_addr, 0xffffffff); /* clear pending interrupts */
  919. out_be32((void *)EMAC_IER + hw_p->hw_addr, hw_p->emac_ier);
  920. if (hw_p->first_init == 0) {
  921. /*
  922. * Connect interrupt service routines
  923. */
  924. irq_install_handler(ETH_IRQ_NUM(hw_p->devnum),
  925. (interrupt_handler_t *) enetInt, dev);
  926. }
  927. mtmsr (msr); /* enable interrupts again */
  928. hw_p->bis = bis;
  929. hw_p->first_init = 1;
  930. return 0;
  931. }
  932. static int ppc_4xx_eth_send (struct eth_device *dev, volatile void *ptr,
  933. int len)
  934. {
  935. struct enet_frame *ef_ptr;
  936. ulong time_start, time_now;
  937. unsigned long temp_txm0;
  938. EMAC_4XX_HW_PST hw_p = dev->priv;
  939. ef_ptr = (struct enet_frame *) ptr;
  940. /*-----------------------------------------------------------------------+
  941. * Copy in our address into the frame.
  942. *-----------------------------------------------------------------------*/
  943. (void) memcpy (ef_ptr->source_addr, dev->enetaddr, ENET_ADDR_LENGTH);
  944. /*-----------------------------------------------------------------------+
  945. * If frame is too long or too short, modify length.
  946. *-----------------------------------------------------------------------*/
  947. /* TBS: where does the fragment go???? */
  948. if (len > ENET_MAX_MTU)
  949. len = ENET_MAX_MTU;
  950. /* memcpy ((void *) &tx_buff[tx_slot], (const void *) ptr, len); */
  951. memcpy ((void *) hw_p->txbuf_ptr, (const void *) ptr, len);
  952. flush_dcache_range((u32)hw_p->txbuf_ptr, (u32)hw_p->txbuf_ptr + len);
  953. /*-----------------------------------------------------------------------+
  954. * set TX Buffer busy, and send it
  955. *-----------------------------------------------------------------------*/
  956. hw_p->tx[hw_p->tx_slot].ctrl = (MAL_TX_CTRL_LAST |
  957. EMAC_TX_CTRL_GFCS | EMAC_TX_CTRL_GP) &
  958. ~(EMAC_TX_CTRL_ISA | EMAC_TX_CTRL_RSA);
  959. if ((NUM_TX_BUFF - 1) == hw_p->tx_slot)
  960. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_WRAP;
  961. hw_p->tx[hw_p->tx_slot].data_len = (short) len;
  962. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_READY;
  963. __asm__ volatile ("eieio");
  964. out_be32((void *)EMAC_TXM0 + hw_p->hw_addr,
  965. in_be32((void *)EMAC_TXM0 + hw_p->hw_addr) | EMAC_TXM0_GNP0);
  966. #ifdef INFO_4XX_ENET
  967. hw_p->stats.pkts_tx++;
  968. #endif
  969. /*-----------------------------------------------------------------------+
  970. * poll unitl the packet is sent and then make sure it is OK
  971. *-----------------------------------------------------------------------*/
  972. time_start = get_timer (0);
  973. while (1) {
  974. temp_txm0 = in_be32((void *)EMAC_TXM0 + hw_p->hw_addr);
  975. /* loop until either TINT turns on or 3 seconds elapse */
  976. if ((temp_txm0 & EMAC_TXM0_GNP0) != 0) {
  977. /* transmit is done, so now check for errors
  978. * If there is an error, an interrupt should
  979. * happen when we return
  980. */
  981. time_now = get_timer (0);
  982. if ((time_now - time_start) > 3000) {
  983. return (-1);
  984. }
  985. } else {
  986. return (len);
  987. }
  988. }
  989. }
  990. #if defined (CONFIG_440) || defined(CONFIG_405EX)
  991. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  992. /*
  993. * Hack: On 440SP all enet irq sources are located on UIC1
  994. * Needs some cleanup. --sr
  995. */
  996. #define UIC0MSR uic1msr
  997. #define UIC0SR uic1sr
  998. #else
  999. #define UIC0MSR uic0msr
  1000. #define UIC0SR uic0sr
  1001. #endif
  1002. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1003. defined(CONFIG_405EX)
  1004. #define UICMSR_ETHX uic0msr
  1005. #define UICSR_ETHX uic0sr
  1006. #else
  1007. #define UICMSR_ETHX uic1msr
  1008. #define UICSR_ETHX uic1sr
  1009. #endif
  1010. int enetInt (struct eth_device *dev)
  1011. {
  1012. int serviced;
  1013. int rc = -1; /* default to not us */
  1014. unsigned long mal_isr;
  1015. unsigned long emac_isr = 0;
  1016. unsigned long mal_rx_eob;
  1017. unsigned long my_uic0msr, my_uic1msr;
  1018. unsigned long my_uicmsr_ethx;
  1019. #if defined(CONFIG_440GX)
  1020. unsigned long my_uic2msr;
  1021. #endif
  1022. EMAC_4XX_HW_PST hw_p;
  1023. /*
  1024. * Because the mal is generic, we need to get the current
  1025. * eth device
  1026. */
  1027. #if defined(CONFIG_NET_MULTI)
  1028. dev = eth_get_dev();
  1029. #else
  1030. dev = emac0_dev;
  1031. #endif
  1032. hw_p = dev->priv;
  1033. /* enter loop that stays in interrupt code until nothing to service */
  1034. do {
  1035. serviced = 0;
  1036. my_uic0msr = mfdcr (UIC0MSR);
  1037. my_uic1msr = mfdcr (uic1msr);
  1038. #if defined(CONFIG_440GX)
  1039. my_uic2msr = mfdcr (uic2msr);
  1040. #endif
  1041. my_uicmsr_ethx = mfdcr (UICMSR_ETHX);
  1042. if (!(my_uic0msr & (UIC_MRE | UIC_MTE))
  1043. && !(my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))
  1044. && !(my_uicmsr_ethx & (UIC_ETH0 | UIC_ETH1))) {
  1045. /* not for us */
  1046. return (rc);
  1047. }
  1048. #if defined (CONFIG_440GX)
  1049. if (!(my_uic0msr & (UIC_MRE | UIC_MTE))
  1050. && !(my_uic2msr & (UIC_ETH2 | UIC_ETH3))) {
  1051. /* not for us */
  1052. return (rc);
  1053. }
  1054. #endif
  1055. /* get and clear controller status interrupts */
  1056. /* look at Mal and EMAC interrupts */
  1057. if ((my_uic0msr & (UIC_MRE | UIC_MTE))
  1058. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1059. /* we have a MAL interrupt */
  1060. mal_isr = mfdcr (malesr);
  1061. /* look for mal error */
  1062. if (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE)) {
  1063. mal_err (dev, mal_isr, my_uic1msr, MAL_UIC_DEF, MAL_UIC_ERR);
  1064. serviced = 1;
  1065. rc = 0;
  1066. }
  1067. }
  1068. /* port by port dispatch of emac interrupts */
  1069. if (hw_p->devnum == 0) {
  1070. if (UIC_ETH0 & my_uicmsr_ethx) { /* look for EMAC errors */
  1071. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1072. if ((hw_p->emac_ier & emac_isr) != 0) {
  1073. emac_err (dev, emac_isr);
  1074. serviced = 1;
  1075. rc = 0;
  1076. }
  1077. }
  1078. if ((hw_p->emac_ier & emac_isr)
  1079. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1080. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1081. mtdcr (uic1sr, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1082. mtdcr (UICSR_ETHX, UIC_ETH0); /* Clear */
  1083. return (rc); /* we had errors so get out */
  1084. }
  1085. }
  1086. #if !defined(CONFIG_440SP)
  1087. if (hw_p->devnum == 1) {
  1088. if (UIC_ETH1 & my_uicmsr_ethx) { /* look for EMAC errors */
  1089. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1090. if ((hw_p->emac_ier & emac_isr) != 0) {
  1091. emac_err (dev, emac_isr);
  1092. serviced = 1;
  1093. rc = 0;
  1094. }
  1095. }
  1096. if ((hw_p->emac_ier & emac_isr)
  1097. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1098. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1099. mtdcr (uic1sr, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1100. mtdcr (UICSR_ETHX, UIC_ETH1); /* Clear */
  1101. return (rc); /* we had errors so get out */
  1102. }
  1103. }
  1104. #if defined (CONFIG_440GX)
  1105. if (hw_p->devnum == 2) {
  1106. if (UIC_ETH2 & my_uic2msr) { /* look for EMAC errors */
  1107. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1108. if ((hw_p->emac_ier & emac_isr) != 0) {
  1109. emac_err (dev, emac_isr);
  1110. serviced = 1;
  1111. rc = 0;
  1112. }
  1113. }
  1114. if ((hw_p->emac_ier & emac_isr)
  1115. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1116. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1117. mtdcr (uic1sr, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1118. mtdcr (uic2sr, UIC_ETH2);
  1119. return (rc); /* we had errors so get out */
  1120. }
  1121. }
  1122. if (hw_p->devnum == 3) {
  1123. if (UIC_ETH3 & my_uic2msr) { /* look for EMAC errors */
  1124. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1125. if ((hw_p->emac_ier & emac_isr) != 0) {
  1126. emac_err (dev, emac_isr);
  1127. serviced = 1;
  1128. rc = 0;
  1129. }
  1130. }
  1131. if ((hw_p->emac_ier & emac_isr)
  1132. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1133. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1134. mtdcr (uic1sr, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1135. mtdcr (uic2sr, UIC_ETH3);
  1136. return (rc); /* we had errors so get out */
  1137. }
  1138. }
  1139. #endif /* CONFIG_440GX */
  1140. #endif /* !CONFIG_440SP */
  1141. /* handle MAX TX EOB interrupt from a tx */
  1142. if (my_uic0msr & UIC_MTE) {
  1143. mal_rx_eob = mfdcr (maltxeobisr);
  1144. mtdcr (maltxeobisr, mal_rx_eob);
  1145. mtdcr (UIC0SR, UIC_MTE);
  1146. }
  1147. /* handle MAL RX EOB interupt from a receive */
  1148. /* check for EOB on valid channels */
  1149. if (my_uic0msr & UIC_MRE) {
  1150. mal_rx_eob = mfdcr (malrxeobisr);
  1151. if ((mal_rx_eob & (0x80000000 >> hw_p->devnum)) != 0) { /* call emac routine for channel x */
  1152. /* clear EOB
  1153. mtdcr(malrxeobisr, mal_rx_eob); */
  1154. enet_rcv (dev, emac_isr);
  1155. /* indicate that we serviced an interrupt */
  1156. serviced = 1;
  1157. rc = 0;
  1158. }
  1159. }
  1160. mtdcr (UIC0SR, UIC_MRE); /* Clear */
  1161. mtdcr (uic1sr, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1162. switch (hw_p->devnum) {
  1163. case 0:
  1164. mtdcr (UICSR_ETHX, UIC_ETH0);
  1165. break;
  1166. case 1:
  1167. mtdcr (UICSR_ETHX, UIC_ETH1);
  1168. break;
  1169. #if defined (CONFIG_440GX)
  1170. case 2:
  1171. mtdcr (uic2sr, UIC_ETH2);
  1172. break;
  1173. case 3:
  1174. mtdcr (uic2sr, UIC_ETH3);
  1175. break;
  1176. #endif /* CONFIG_440GX */
  1177. default:
  1178. break;
  1179. }
  1180. } while (serviced);
  1181. return (rc);
  1182. }
  1183. #else /* CONFIG_440 */
  1184. int enetInt (struct eth_device *dev)
  1185. {
  1186. int serviced;
  1187. int rc = -1; /* default to not us */
  1188. unsigned long mal_isr;
  1189. unsigned long emac_isr = 0;
  1190. unsigned long mal_rx_eob;
  1191. unsigned long my_uicmsr;
  1192. EMAC_4XX_HW_PST hw_p;
  1193. /*
  1194. * Because the mal is generic, we need to get the current
  1195. * eth device
  1196. */
  1197. #if defined(CONFIG_NET_MULTI)
  1198. dev = eth_get_dev();
  1199. #else
  1200. dev = emac0_dev;
  1201. #endif
  1202. hw_p = dev->priv;
  1203. /* enter loop that stays in interrupt code until nothing to service */
  1204. do {
  1205. serviced = 0;
  1206. my_uicmsr = mfdcr (uicmsr);
  1207. if ((my_uicmsr & (MAL_UIC_DEF | EMAC_UIC_DEF)) == 0) { /* not for us */
  1208. return (rc);
  1209. }
  1210. /* get and clear controller status interrupts */
  1211. /* look at Mal and EMAC interrupts */
  1212. if ((MAL_UIC_DEF & my_uicmsr) != 0) { /* we have a MAL interrupt */
  1213. mal_isr = mfdcr (malesr);
  1214. /* look for mal error */
  1215. if ((my_uicmsr & MAL_UIC_ERR) != 0) {
  1216. mal_err (dev, mal_isr, my_uicmsr, MAL_UIC_DEF, MAL_UIC_ERR);
  1217. serviced = 1;
  1218. rc = 0;
  1219. }
  1220. }
  1221. /* port by port dispatch of emac interrupts */
  1222. if ((SEL_UIC_DEF(hw_p->devnum) & my_uicmsr) != 0) { /* look for EMAC errors */
  1223. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1224. if ((hw_p->emac_ier & emac_isr) != 0) {
  1225. emac_err (dev, emac_isr);
  1226. serviced = 1;
  1227. rc = 0;
  1228. }
  1229. }
  1230. if (((hw_p->emac_ier & emac_isr) != 0) || ((MAL_UIC_ERR & my_uicmsr) != 0)) {
  1231. mtdcr (uicsr, MAL_UIC_DEF | SEL_UIC_DEF(hw_p->devnum)); /* Clear */
  1232. return (rc); /* we had errors so get out */
  1233. }
  1234. /* handle MAX TX EOB interrupt from a tx */
  1235. if (my_uicmsr & UIC_MAL_TXEOB) {
  1236. mal_rx_eob = mfdcr (maltxeobisr);
  1237. mtdcr (maltxeobisr, mal_rx_eob);
  1238. mtdcr (uicsr, UIC_MAL_TXEOB);
  1239. }
  1240. /* handle MAL RX EOB interupt from a receive */
  1241. /* check for EOB on valid channels */
  1242. if (my_uicmsr & UIC_MAL_RXEOB)
  1243. {
  1244. mal_rx_eob = mfdcr (malrxeobisr);
  1245. if ((mal_rx_eob & (0x80000000 >> hw_p->devnum)) != 0) { /* call emac routine for channel x */
  1246. /* clear EOB
  1247. mtdcr(malrxeobisr, mal_rx_eob); */
  1248. enet_rcv (dev, emac_isr);
  1249. /* indicate that we serviced an interrupt */
  1250. serviced = 1;
  1251. rc = 0;
  1252. }
  1253. }
  1254. mtdcr (uicsr, MAL_UIC_DEF|EMAC_UIC_DEF|EMAC_UIC_DEF1); /* Clear */
  1255. #if defined(CONFIG_405EZ)
  1256. mtsdr (sdricintstat, SDR_ICRX_STAT | SDR_ICTX0_STAT | SDR_ICTX1_STAT);
  1257. #endif /* defined(CONFIG_405EZ) */
  1258. }
  1259. while (serviced);
  1260. return (rc);
  1261. }
  1262. #endif /* CONFIG_440 */
  1263. /*-----------------------------------------------------------------------------+
  1264. * MAL Error Routine
  1265. *-----------------------------------------------------------------------------*/
  1266. static void mal_err (struct eth_device *dev, unsigned long isr,
  1267. unsigned long uic, unsigned long maldef,
  1268. unsigned long mal_errr)
  1269. {
  1270. EMAC_4XX_HW_PST hw_p = dev->priv;
  1271. mtdcr (malesr, isr); /* clear interrupt */
  1272. /* clear DE interrupt */
  1273. mtdcr (maltxdeir, 0xC0000000);
  1274. mtdcr (malrxdeir, 0x80000000);
  1275. #ifdef INFO_4XX_ENET
  1276. printf ("\nMAL error occured.... ISR = %lx UIC = = %lx MAL_DEF = %lx MAL_ERR= %lx \n", isr, uic, maldef, mal_errr);
  1277. #endif
  1278. eth_init (hw_p->bis); /* start again... */
  1279. }
  1280. /*-----------------------------------------------------------------------------+
  1281. * EMAC Error Routine
  1282. *-----------------------------------------------------------------------------*/
  1283. static void emac_err (struct eth_device *dev, unsigned long isr)
  1284. {
  1285. EMAC_4XX_HW_PST hw_p = dev->priv;
  1286. printf ("EMAC%d error occured.... ISR = %lx\n", hw_p->devnum, isr);
  1287. out_be32((void *)EMAC_ISR + hw_p->hw_addr, isr);
  1288. }
  1289. /*-----------------------------------------------------------------------------+
  1290. * enet_rcv() handles the ethernet receive data
  1291. *-----------------------------------------------------------------------------*/
  1292. static void enet_rcv (struct eth_device *dev, unsigned long malisr)
  1293. {
  1294. struct enet_frame *ef_ptr;
  1295. unsigned long data_len;
  1296. unsigned long rx_eob_isr;
  1297. EMAC_4XX_HW_PST hw_p = dev->priv;
  1298. int handled = 0;
  1299. int i;
  1300. int loop_count = 0;
  1301. rx_eob_isr = mfdcr (malrxeobisr);
  1302. if ((0x80000000 >> hw_p->devnum) & rx_eob_isr) {
  1303. /* clear EOB */
  1304. mtdcr (malrxeobisr, rx_eob_isr);
  1305. /* EMAC RX done */
  1306. while (1) { /* do all */
  1307. i = hw_p->rx_slot;
  1308. if ((MAL_RX_CTRL_EMPTY & hw_p->rx[i].ctrl)
  1309. || (loop_count >= NUM_RX_BUFF))
  1310. break;
  1311. loop_count++;
  1312. handled++;
  1313. data_len = (unsigned long) hw_p->rx[i].data_len; /* Get len */
  1314. if (data_len) {
  1315. if (data_len > ENET_MAX_MTU) /* Check len */
  1316. data_len = 0;
  1317. else {
  1318. if (EMAC_RX_ERRORS & hw_p->rx[i].ctrl) { /* Check Errors */
  1319. data_len = 0;
  1320. hw_p->stats.rx_err_log[hw_p->
  1321. rx_err_index]
  1322. = hw_p->rx[i].ctrl;
  1323. hw_p->rx_err_index++;
  1324. if (hw_p->rx_err_index ==
  1325. MAX_ERR_LOG)
  1326. hw_p->rx_err_index =
  1327. 0;
  1328. } /* emac_erros */
  1329. } /* data_len < max mtu */
  1330. } /* if data_len */
  1331. if (!data_len) { /* no data */
  1332. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY; /* Free Recv Buffer */
  1333. hw_p->stats.data_len_err++; /* Error at Rx */
  1334. }
  1335. /* !data_len */
  1336. /* AS.HARNOIS */
  1337. /* Check if user has already eaten buffer */
  1338. /* if not => ERROR */
  1339. else if (hw_p->rx_ready[hw_p->rx_i_index] != -1) {
  1340. if (hw_p->is_receiving)
  1341. printf ("ERROR : Receive buffers are full!\n");
  1342. break;
  1343. } else {
  1344. hw_p->stats.rx_frames++;
  1345. hw_p->stats.rx += data_len;
  1346. ef_ptr = (struct enet_frame *) hw_p->rx[i].
  1347. data_ptr;
  1348. #ifdef INFO_4XX_ENET
  1349. hw_p->stats.pkts_rx++;
  1350. #endif
  1351. /* AS.HARNOIS
  1352. * use ring buffer
  1353. */
  1354. hw_p->rx_ready[hw_p->rx_i_index] = i;
  1355. hw_p->rx_i_index++;
  1356. if (NUM_RX_BUFF == hw_p->rx_i_index)
  1357. hw_p->rx_i_index = 0;
  1358. hw_p->rx_slot++;
  1359. if (NUM_RX_BUFF == hw_p->rx_slot)
  1360. hw_p->rx_slot = 0;
  1361. /* AS.HARNOIS
  1362. * free receive buffer only when
  1363. * buffer has been handled (eth_rx)
  1364. rx[i].ctrl |= MAL_RX_CTRL_EMPTY;
  1365. */
  1366. } /* if data_len */
  1367. } /* while */
  1368. } /* if EMACK_RXCHL */
  1369. }
  1370. static int ppc_4xx_eth_rx (struct eth_device *dev)
  1371. {
  1372. int length;
  1373. int user_index;
  1374. unsigned long msr;
  1375. EMAC_4XX_HW_PST hw_p = dev->priv;
  1376. hw_p->is_receiving = 1; /* tell driver */
  1377. for (;;) {
  1378. /* AS.HARNOIS
  1379. * use ring buffer and
  1380. * get index from rx buffer desciptor queue
  1381. */
  1382. user_index = hw_p->rx_ready[hw_p->rx_u_index];
  1383. if (user_index == -1) {
  1384. length = -1;
  1385. break; /* nothing received - leave for() loop */
  1386. }
  1387. msr = mfmsr ();
  1388. mtmsr (msr & ~(MSR_EE));
  1389. length = hw_p->rx[user_index].data_len;
  1390. /* Pass the packet up to the protocol layers. */
  1391. /* NetReceive(NetRxPackets[rxIdx], length - 4); */
  1392. /* NetReceive(NetRxPackets[i], length); */
  1393. invalidate_dcache_range((u32)hw_p->rx[user_index].data_ptr,
  1394. (u32)hw_p->rx[user_index].data_ptr +
  1395. length - 4);
  1396. NetReceive (NetRxPackets[user_index], length - 4);
  1397. /* Free Recv Buffer */
  1398. hw_p->rx[user_index].ctrl |= MAL_RX_CTRL_EMPTY;
  1399. /* Free rx buffer descriptor queue */
  1400. hw_p->rx_ready[hw_p->rx_u_index] = -1;
  1401. hw_p->rx_u_index++;
  1402. if (NUM_RX_BUFF == hw_p->rx_u_index)
  1403. hw_p->rx_u_index = 0;
  1404. #ifdef INFO_4XX_ENET
  1405. hw_p->stats.pkts_handled++;
  1406. #endif
  1407. mtmsr (msr); /* Enable IRQ's */
  1408. }
  1409. hw_p->is_receiving = 0; /* tell driver */
  1410. return length;
  1411. }
  1412. int ppc_4xx_eth_initialize (bd_t * bis)
  1413. {
  1414. static int virgin = 0;
  1415. struct eth_device *dev;
  1416. int eth_num = 0;
  1417. EMAC_4XX_HW_PST hw = NULL;
  1418. u8 ethaddr[4 + CONFIG_EMAC_NR_START][6];
  1419. u32 hw_addr[4];
  1420. #if defined(CONFIG_440GX)
  1421. unsigned long pfc1;
  1422. mfsdr (sdr_pfc1, pfc1);
  1423. pfc1 &= ~(0x01e00000);
  1424. pfc1 |= 0x01200000;
  1425. mtsdr (sdr_pfc1, pfc1);
  1426. #endif
  1427. /* first clear all mac-addresses */
  1428. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++)
  1429. memcpy(ethaddr[eth_num], "\0\0\0\0\0\0", 6);
  1430. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1431. switch (eth_num) {
  1432. default: /* fall through */
  1433. case 0:
  1434. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1435. bis->bi_enetaddr, 6);
  1436. hw_addr[eth_num] = 0x0;
  1437. break;
  1438. #ifdef CONFIG_HAS_ETH1
  1439. case 1:
  1440. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1441. bis->bi_enet1addr, 6);
  1442. hw_addr[eth_num] = 0x100;
  1443. break;
  1444. #endif
  1445. #ifdef CONFIG_HAS_ETH2
  1446. case 2:
  1447. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1448. bis->bi_enet2addr, 6);
  1449. hw_addr[eth_num] = 0x400;
  1450. break;
  1451. #endif
  1452. #ifdef CONFIG_HAS_ETH3
  1453. case 3:
  1454. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1455. bis->bi_enet3addr, 6);
  1456. hw_addr[eth_num] = 0x600;
  1457. break;
  1458. #endif
  1459. }
  1460. }
  1461. /* set phy num and mode */
  1462. bis->bi_phynum[0] = CONFIG_PHY_ADDR;
  1463. bis->bi_phymode[0] = 0;
  1464. #if defined(CONFIG_PHY1_ADDR)
  1465. bis->bi_phynum[1] = CONFIG_PHY1_ADDR;
  1466. bis->bi_phymode[1] = 0;
  1467. #endif
  1468. #if defined(CONFIG_440GX)
  1469. bis->bi_phynum[2] = CONFIG_PHY2_ADDR;
  1470. bis->bi_phynum[3] = CONFIG_PHY3_ADDR;
  1471. bis->bi_phymode[2] = 2;
  1472. bis->bi_phymode[3] = 2;
  1473. #endif
  1474. #if defined(CONFIG_440GX) || \
  1475. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1476. defined(CONFIG_405EX)
  1477. ppc_4xx_eth_setup_bridge(0, bis);
  1478. #endif
  1479. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1480. /*
  1481. * See if we can actually bring up the interface,
  1482. * otherwise, skip it
  1483. */
  1484. if (memcmp (ethaddr[eth_num], "\0\0\0\0\0\0", 6) == 0) {
  1485. bis->bi_phymode[eth_num] = BI_PHYMODE_NONE;
  1486. continue;
  1487. }
  1488. /* Allocate device structure */
  1489. dev = (struct eth_device *) malloc (sizeof (*dev));
  1490. if (dev == NULL) {
  1491. printf ("ppc_4xx_eth_initialize: "
  1492. "Cannot allocate eth_device %d\n", eth_num);
  1493. return (-1);
  1494. }
  1495. memset(dev, 0, sizeof(*dev));
  1496. /* Allocate our private use data */
  1497. hw = (EMAC_4XX_HW_PST) malloc (sizeof (*hw));
  1498. if (hw == NULL) {
  1499. printf ("ppc_4xx_eth_initialize: "
  1500. "Cannot allocate private hw data for eth_device %d",
  1501. eth_num);
  1502. free (dev);
  1503. return (-1);
  1504. }
  1505. memset(hw, 0, sizeof(*hw));
  1506. hw->hw_addr = hw_addr[eth_num];
  1507. memcpy (dev->enetaddr, ethaddr[eth_num], 6);
  1508. hw->devnum = eth_num;
  1509. hw->print_speed = 1;
  1510. sprintf (dev->name, "ppc_4xx_eth%d", eth_num - CONFIG_EMAC_NR_START);
  1511. dev->priv = (void *) hw;
  1512. dev->init = ppc_4xx_eth_init;
  1513. dev->halt = ppc_4xx_eth_halt;
  1514. dev->send = ppc_4xx_eth_send;
  1515. dev->recv = ppc_4xx_eth_rx;
  1516. if (0 == virgin) {
  1517. /* set the MAL IER ??? names may change with new spec ??? */
  1518. #if defined(CONFIG_440SPE) || \
  1519. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1520. defined(CONFIG_405EX)
  1521. mal_ier =
  1522. MAL_IER_PT | MAL_IER_PRE | MAL_IER_PWE |
  1523. MAL_IER_DE | MAL_IER_OTE | MAL_IER_OE | MAL_IER_PE ;
  1524. #else
  1525. mal_ier =
  1526. MAL_IER_DE | MAL_IER_NE | MAL_IER_TE |
  1527. MAL_IER_OPBE | MAL_IER_PLBE;
  1528. #endif
  1529. mtdcr (malesr, 0xffffffff); /* clear pending interrupts */
  1530. mtdcr (maltxdeir, 0xffffffff); /* clear pending interrupts */
  1531. mtdcr (malrxdeir, 0xffffffff); /* clear pending interrupts */
  1532. mtdcr (malier, mal_ier);
  1533. /* install MAL interrupt handler */
  1534. irq_install_handler (VECNUM_MS,
  1535. (interrupt_handler_t *) enetInt,
  1536. dev);
  1537. irq_install_handler (VECNUM_MTE,
  1538. (interrupt_handler_t *) enetInt,
  1539. dev);
  1540. irq_install_handler (VECNUM_MRE,
  1541. (interrupt_handler_t *) enetInt,
  1542. dev);
  1543. irq_install_handler (VECNUM_TXDE,
  1544. (interrupt_handler_t *) enetInt,
  1545. dev);
  1546. irq_install_handler (VECNUM_RXDE,
  1547. (interrupt_handler_t *) enetInt,
  1548. dev);
  1549. virgin = 1;
  1550. }
  1551. #if defined(CONFIG_NET_MULTI)
  1552. eth_register (dev);
  1553. #else
  1554. emac0_dev = dev;
  1555. #endif
  1556. #if defined(CONFIG_NET_MULTI)
  1557. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  1558. miiphy_register (dev->name,
  1559. emac4xx_miiphy_read, emac4xx_miiphy_write);
  1560. #endif
  1561. #endif
  1562. } /* end for each supported device */
  1563. return 0;
  1564. }
  1565. #if !defined(CONFIG_NET_MULTI)
  1566. void eth_halt (void) {
  1567. if (emac0_dev) {
  1568. ppc_4xx_eth_halt(emac0_dev);
  1569. free(emac0_dev);
  1570. emac0_dev = NULL;
  1571. }
  1572. }
  1573. int eth_init (bd_t *bis)
  1574. {
  1575. ppc_4xx_eth_initialize(bis);
  1576. if (emac0_dev) {
  1577. return ppc_4xx_eth_init(emac0_dev, bis);
  1578. } else {
  1579. printf("ERROR: ethaddr not set!\n");
  1580. return -1;
  1581. }
  1582. }
  1583. int eth_send(volatile void *packet, int length)
  1584. {
  1585. return (ppc_4xx_eth_send(emac0_dev, packet, length));
  1586. }
  1587. int eth_rx(void)
  1588. {
  1589. return (ppc_4xx_eth_rx(emac0_dev));
  1590. }
  1591. int emac4xx_miiphy_initialize (bd_t * bis)
  1592. {
  1593. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  1594. miiphy_register ("ppc_4xx_eth0",
  1595. emac4xx_miiphy_read, emac4xx_miiphy_write);
  1596. #endif
  1597. return 0;
  1598. }
  1599. #endif /* !defined(CONFIG_NET_MULTI) */
  1600. #endif