pm9261.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop@leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. * Ilko Iliev <www.ronetix.at>
  6. *
  7. * Configuation settings for the RONETIX PM9261 board.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /* ARM asynchronous clock */
  30. #define CONFIG_SYS_AT91_CPU_NAME "AT91SAM9261"
  31. #define CONFIG_DISPLAY_BOARDINFO
  32. #define MASTER_PLL_DIV 15
  33. #define MASTER_PLL_MUL 162
  34. #define MAIN_PLL_DIV 2
  35. #define CONFIG_SYS_AT91_MAIN_CLOCK 18432000
  36. #define CONFIG_SYS_HZ 1000
  37. #define CONFIG_ARM926EJS 1 /* This is an ARM926EJS Core */
  38. #define CONFIG_AT91SAM9261 1 /* It's an Atmel AT91SAM9261 SoC*/
  39. #define CONFIG_PM9261 1 /* on a Ronetix PM9261 Board */
  40. #define CONFIG_ARCH_CPU_INIT
  41. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  42. #define CONFIG_SYS_TEXT_BASE 0
  43. #define CONFIG_AT91FAMILY
  44. /* clocks */
  45. /* CKGR_MOR - enable main osc. */
  46. #define CONFIG_SYS_MOR_VAL \
  47. (AT91_PMC_MOR_MOSCEN | \
  48. (255 << 8)) /* Main Oscillator Start-up Time */
  49. #define CONFIG_SYS_PLLAR_VAL \
  50. (AT91_PMC_PLLAR_29 | /* Bit 29 must be 1 when prog */ \
  51. AT91_PMC_PLLXR_OUT(3) | \
  52. ((MASTER_PLL_MUL - 1) << 16) | (MASTER_PLL_DIV))
  53. /* PCK/2 = MCK Master Clock from PLLA */
  54. #define CONFIG_SYS_MCKR1_VAL \
  55. (AT91_PMC_MCKR_CSS_SLOW | \
  56. AT91_PMC_MCKR_PRES_1 | \
  57. AT91_PMC_MCKR_MDIV_2 | \
  58. AT91_PMC_MCKR_PLLADIV_1)
  59. /* PCK/2 = MCK Master Clock from PLLA */
  60. #define CONFIG_SYS_MCKR2_VAL \
  61. (AT91_PMC_MCKR_CSS_PLLA | \
  62. AT91_PMC_MCKR_PRES_1 | \
  63. AT91_PMC_MCKR_MDIV_2 | \
  64. AT91_PMC_MCKR_PLLADIV_1)
  65. /* define PDC[31:16] as DATA[31:16] */
  66. #define CONFIG_SYS_PIOC_PDR_VAL1 0xFFFF0000
  67. /* no pull-up for D[31:16] */
  68. #define CONFIG_SYS_PIOC_PPUDR_VAL 0xFFFF0000
  69. /* EBI_CSA, no pull-ups for D[15:0], CS1 SDRAM, CS3 NAND Flash */
  70. #define CONFIG_SYS_MATRIX_EBICSA_VAL \
  71. (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_EBI_CS1A)
  72. /* SDRAM */
  73. /* SDRAMC_MR Mode register */
  74. #define CONFIG_SYS_SDRC_MR_VAL1 AT91_SDRAMC_MODE_NORMAL
  75. /* SDRAMC_TR - Refresh Timer register */
  76. #define CONFIG_SYS_SDRC_TR_VAL1 0x13C
  77. /* SDRAMC_CR - Configuration register*/
  78. #define CONFIG_SYS_SDRC_CR_VAL \
  79. (AT91_SDRAMC_NC_9 | \
  80. AT91_SDRAMC_NR_13 | \
  81. AT91_SDRAMC_NB_4 | \
  82. AT91_SDRAMC_CAS_3 | \
  83. AT91_SDRAMC_DBW_32 | \
  84. (1 << 8) | /* Write Recovery Delay */ \
  85. (7 << 12) | /* Row Cycle Delay */ \
  86. (3 << 16) | /* Row Precharge Delay */ \
  87. (2 << 20) | /* Row to Column Delay */ \
  88. (5 << 24) | /* Active to Precharge Delay */ \
  89. (1 << 28)) /* Exit Self Refresh to Active Delay */
  90. /* Memory Device Register -> SDRAM */
  91. #define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM
  92. #define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE
  93. #define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */
  94. #define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH
  95. #define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */
  96. #define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */
  97. #define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */
  98. #define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */
  99. #define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */
  100. #define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */
  101. #define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */
  102. #define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */
  103. #define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR
  104. #define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */
  105. #define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL
  106. #define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */
  107. #define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */
  108. #define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */
  109. /* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
  110. #define CONFIG_SYS_SMC0_SETUP0_VAL \
  111. (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \
  112. AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
  113. #define CONFIG_SYS_SMC0_PULSE0_VAL \
  114. (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \
  115. AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
  116. #define CONFIG_SYS_SMC0_CYCLE0_VAL \
  117. (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
  118. #define CONFIG_SYS_SMC0_MODE0_VAL \
  119. (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \
  120. AT91_SMC_MODE_DBW_16 | \
  121. AT91_SMC_MODE_TDF | \
  122. AT91_SMC_MODE_TDF_CYCLE(6))
  123. /* user reset enable */
  124. #define CONFIG_SYS_RSTC_RMR_VAL \
  125. (AT91_RSTC_KEY | \
  126. AT91_RSTC_CR_PROCRST | \
  127. AT91_RSTC_MR_ERSTL(1) | \
  128. AT91_RSTC_MR_ERSTL(2))
  129. /* Disable Watchdog */
  130. #define CONFIG_SYS_WDTC_WDMR_VAL \
  131. (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \
  132. AT91_WDT_MR_WDV(0xfff) | \
  133. AT91_WDT_MR_WDDIS | \
  134. AT91_WDT_MR_WDD(0xfff))
  135. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  136. #define CONFIG_SETUP_MEMORY_TAGS 1
  137. #define CONFIG_INITRD_TAG 1
  138. #undef CONFIG_SKIP_LOWLEVEL_INIT
  139. /*
  140. * Hardware drivers
  141. */
  142. #define CONFIG_AT91_GPIO 1
  143. #define CONFIG_ATMEL_USART 1
  144. #undef CONFIG_USART0
  145. #undef CONFIG_USART1
  146. #undef CONFIG_USART2
  147. #define CONFIG_USART3 1 /* USART 3 is DBGU */
  148. /* LCD */
  149. #define CONFIG_LCD 1
  150. #define LCD_BPP LCD_COLOR8
  151. #define CONFIG_LCD_LOGO 1
  152. #undef LCD_TEST_PATTERN
  153. #define CONFIG_LCD_INFO 1
  154. #define CONFIG_LCD_INFO_BELOW_LOGO 1
  155. #define CONFIG_SYS_WHITE_ON_BLACK 1
  156. #define CONFIG_ATMEL_LCD 1
  157. #define CONFIG_ATMEL_LCD_BGR555 1
  158. #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
  159. /* LED */
  160. #define CONFIG_AT91_LED
  161. #define CONFIG_RED_LED AT91_PIO_PORTC, 12
  162. #define CONFIG_GREEN_LED AT91_PIO_PORTC, 13
  163. #define CONFIG_YELLOW_LED AT91_PIO_PORTC, 15
  164. #define CONFIG_BOOTDELAY 3
  165. /*
  166. * BOOTP options
  167. */
  168. #define CONFIG_BOOTP_BOOTFILESIZE 1
  169. #define CONFIG_BOOTP_BOOTPATH 1
  170. #define CONFIG_BOOTP_GATEWAY 1
  171. #define CONFIG_BOOTP_HOSTNAME 1
  172. /*
  173. * Command line configuration.
  174. */
  175. #include <config_cmd_default.h>
  176. #undef CONFIG_CMD_BDI
  177. #undef CONFIG_CMD_IMI
  178. #undef CONFIG_CMD_FPGA
  179. #undef CONFIG_CMD_LOADS
  180. #undef CONFIG_CMD_IMLS
  181. #define CONFIG_CMD_PING 1
  182. #define CONFIG_CMD_DHCP 1
  183. #define CONFIG_CMD_NAND 1
  184. #define CONFIG_CMD_USB 1
  185. /* SDRAM */
  186. #define CONFIG_NR_DRAM_BANKS 1
  187. #define PHYS_SDRAM 0x20000000
  188. #define PHYS_SDRAM_SIZE 0x04000000 /* 64 megs */
  189. /* DataFlash */
  190. #define CONFIG_ATMEL_DATAFLASH_SPI
  191. #define CONFIG_HAS_DATAFLASH
  192. #define CONFIG_SYS_SPI_WRITE_TOUT (5 * CONFIG_SYS_HZ)
  193. #define CONFIG_SYS_MAX_DATAFLASH_BANKS 1
  194. #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */
  195. #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3 0xD0000000 /* CS3 */
  196. #define AT91_SPI_CLK 15000000
  197. #define DATAFLASH_TCSS (0x1a << 16)
  198. #define DATAFLASH_TCHS (0x1 << 24)
  199. /* NAND flash */
  200. #define CONFIG_NAND_ATMEL
  201. #define NAND_MAX_CHIPS 1
  202. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  203. #define CONFIG_SYS_NAND_BASE 0x40000000
  204. #define CONFIG_SYS_NAND_DBW_8 1
  205. /* our ALE is AD22 */
  206. #define CONFIG_SYS_NAND_MASK_ALE (1 << 22)
  207. /* our CLE is AD21 */
  208. #define CONFIG_SYS_NAND_MASK_CLE (1 << 21)
  209. #define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIO_PORTC, 14
  210. #define CONFIG_SYS_NAND_READY_PIN AT91_PIO_PORTA, 16
  211. /* NOR flash */
  212. #define CONFIG_SYS_FLASH_CFI 1
  213. #define CONFIG_FLASH_CFI_DRIVER 1
  214. #define PHYS_FLASH_1 0x10000000
  215. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  216. #define CONFIG_SYS_MAX_FLASH_SECT 256
  217. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  218. /* Ethernet */
  219. #define CONFIG_DRIVER_DM9000 1
  220. #define CONFIG_DM9000_BASE 0x30000000
  221. #define DM9000_IO CONFIG_DM9000_BASE
  222. #define DM9000_DATA (CONFIG_DM9000_BASE + 4)
  223. #define CONFIG_DM9000_USE_16BIT 1
  224. #define CONFIG_NET_RETRY_COUNT 20
  225. #define CONFIG_RESET_PHY_R 1
  226. #define CONFIG_NET_MULTI
  227. /* USB */
  228. #define CONFIG_USB_ATMEL
  229. #define CONFIG_USB_OHCI_NEW 1
  230. #define CONFIG_DOS_PARTITION 1
  231. #define CONFIG_SYS_USB_OHCI_CPU_INIT 1
  232. #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00500000
  233. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9261"
  234. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
  235. #define CONFIG_USB_STORAGE 1
  236. #define CONFIG_SYS_LOAD_ADDR 0x22000000
  237. #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
  238. #define CONFIG_SYS_MEMTEST_END 0x23e00000
  239. #undef CONFIG_SYS_USE_DATAFLASH_CS0
  240. #undef CONFIG_SYS_USE_NANDFLASH
  241. #define CONFIG_SYS_USE_FLASH 1
  242. #ifdef CONFIG_SYS_USE_DATAFLASH_CS0
  243. /* bootstrap + u-boot + env + linux in dataflash on CS0 */
  244. #define CONFIG_ENV_IS_IN_DATAFLASH 1
  245. #define CONFIG_SYS_MONITOR_BASE \
  246. (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
  247. #define CONFIG_ENV_OFFSET 0x4200
  248. #define CONFIG_ENV_ADDR \
  249. (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
  250. #define CONFIG_ENV_SIZE 0x4200
  251. #define CONFIG_BOOTCOMMAND "cp.b 0xC0042000 0x22000000 0x210000; bootm"
  252. #define CONFIG_BOOTARGS "console=ttyS0,115200 " \
  253. "root=/dev/mtdblock0 " \
  254. "mtdparts=atmel_nand:-(root) " \
  255. "rw rootfstype=jffs2"
  256. #elif defined(CONFIG_SYS_USE_NANDFLASH) /* CONFIG_SYS_USE_NANDFLASH */
  257. /* bootstrap + u-boot + env + linux in nandflash */
  258. #define CONFIG_ENV_IS_IN_NAND 1
  259. #define CONFIG_ENV_OFFSET 0x60000
  260. #define CONFIG_ENV_OFFSET_REDUND 0x80000
  261. #define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
  262. #define CONFIG_BOOTCOMMAND "nand read 0x22000000 0xA0000 0x200000; bootm"
  263. #define CONFIG_BOOTARGS "console=ttyS0,115200 " \
  264. "root=/dev/mtdblock5 " \
  265. "mtdparts=atmel_nand:128k(bootstrap)ro," \
  266. "256k(uboot)ro,128k(env1)ro," \
  267. "128k(env2)ro,2M(linux),-(root) " \
  268. "rw rootfstype=jffs2"
  269. #elif defined (CONFIG_SYS_USE_FLASH)
  270. #define CONFIG_ENV_IS_IN_FLASH 1
  271. #define CONFIG_ENV_OFFSET 0x40000
  272. #define CONFIG_ENV_SECT_SIZE 0x10000
  273. #define CONFIG_ENV_SIZE 0x10000
  274. #define CONFIG_ENV_OVERWRITE 1
  275. /* JFFS Partition offset set */
  276. #define CONFIG_SYS_JFFS2_FIRST_BANK 0
  277. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  278. /* 512k reserved for u-boot */
  279. #define CONFIG_SYS_JFFS2_FIRST_SECTOR 11
  280. #define CONFIG_BOOTCOMMAND "run flashboot"
  281. #define MTDIDS_DEFAULT "nor0=physmap-flash.0,nand0=nand"
  282. #define MTDPARTS_DEFAULT \
  283. "mtdparts=physmap-flash.0:" \
  284. "256k(u-boot)ro," \
  285. "64k(u-boot-env)ro," \
  286. "1408k(kernel)," \
  287. "-(rootfs);" \
  288. "nand:-(nand)"
  289. #define CONFIG_CON_ROT "fbcon=rotate:3 "
  290. #define CONFIG_BOOTARGS "root=/dev/mtdblock4 rootfstype=jffs2 " CONFIG_CON_ROT
  291. #define CONFIG_EXTRA_ENV_SETTINGS \
  292. "mtdids=" MTDIDS_DEFAULT "\0" \
  293. "mtdparts=" MTDPARTS_DEFAULT "\0" \
  294. "partition=nand0,0\0" \
  295. "ramargs=setenv bootargs $(bootargs) $(mtdparts)\0" \
  296. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  297. CONFIG_CON_ROT \
  298. "nfsroot=$(serverip):$(rootpath) $(mtdparts)\0" \
  299. "addip=setenv bootargs $(bootargs) " \
  300. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)"\
  301. ":$(hostname):eth0:off\0" \
  302. "ramboot=tftpboot 0x22000000 vmImage;" \
  303. "run ramargs;run addip;bootm 22000000\0" \
  304. "nfsboot=tftpboot 0x22000000 vmImage;" \
  305. "run nfsargs;run addip;bootm 22000000\0" \
  306. "flashboot=run ramargs;run addip;bootm 0x10050000\0" \
  307. ""
  308. #else
  309. #error "Undefined memory device"
  310. #endif
  311. #define CONFIG_BAUDRATE 115200
  312. #define CONFIG_SYS_BAUDRATE_TABLE {115200 , 19200, 38400, 57600, 9600 }
  313. #define CONFIG_SYS_PROMPT "pm9261> "
  314. #define CONFIG_SYS_CBSIZE 256
  315. #define CONFIG_SYS_MAXARGS 16
  316. #define CONFIG_SYS_PBSIZE \
  317. (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  318. #define CONFIG_SYS_LONGHELP 1
  319. #define CONFIG_CMDLINE_EDITING 1
  320. /*
  321. * Size of malloc() pool
  322. */
  323. #define CONFIG_SYS_MALLOC_LEN \
  324. ROUND(3 * CONFIG_ENV_SIZE + 128 * 1024, 0x1000)
  325. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
  326. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - \
  327. GENERATED_GBL_DATA_SIZE)
  328. #define CONFIG_STACKSIZE (32 * 1024) /* regular stack */
  329. #ifdef CONFIG_USE_IRQ
  330. #error CONFIG_USE_IRQ not supported
  331. #endif
  332. #endif