cpu.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. /*
  2. * Copyright 2006 Freescale Semiconductor
  3. * Jeff Brown
  4. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <watchdog.h>
  26. #include <command.h>
  27. #include <asm/cache.h>
  28. #include <asm/mmu.h>
  29. #include <mpc86xx.h>
  30. #include <tsec.h>
  31. #include <asm/fsl_law.h>
  32. /*
  33. * Default board reset function
  34. */
  35. static void
  36. __board_reset(void)
  37. {
  38. /* Do nothing */
  39. }
  40. void board_reset(void) __attribute((weak, alias("__board_reset")));
  41. int
  42. checkcpu(void)
  43. {
  44. sys_info_t sysinfo;
  45. uint pvr, svr;
  46. uint ver;
  47. uint major, minor;
  48. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  49. volatile ccsr_gur_t *gur = &immap->im_gur;
  50. puts("Freescale PowerPC\n");
  51. pvr = get_pvr();
  52. ver = PVR_VER(pvr);
  53. major = PVR_MAJ(pvr);
  54. minor = PVR_MIN(pvr);
  55. puts("CPU:\n");
  56. puts(" Core: ");
  57. switch (ver) {
  58. case PVR_VER(PVR_86xx):
  59. {
  60. uint msscr0 = mfspr(MSSCR0);
  61. printf("E600 Core %d", (msscr0 & 0x20) ? 1 : 0 );
  62. if (gur->pordevsr & MPC86xx_PORDEVSR_CORE1TE)
  63. puts("\n Core1Translation Enabled");
  64. debug(" (MSSCR0=%x, PORDEVSR=%x)", msscr0, gur->pordevsr);
  65. }
  66. break;
  67. default:
  68. puts("Unknown");
  69. break;
  70. }
  71. printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
  72. svr = get_svr();
  73. ver = SVR_SOC_VER(svr);
  74. major = SVR_MAJ(svr);
  75. minor = SVR_MIN(svr);
  76. puts(" System: ");
  77. switch (ver) {
  78. case SVR_8641:
  79. if (SVR_SUBVER(svr) == 1) {
  80. puts("8641D");
  81. } else {
  82. puts("8641");
  83. }
  84. break;
  85. case SVR_8610:
  86. puts("8610");
  87. break;
  88. default:
  89. puts("Unknown");
  90. break;
  91. }
  92. printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
  93. get_sys_info(&sysinfo);
  94. puts(" Clocks: ");
  95. printf("CPU:%4lu MHz, ", sysinfo.freqProcessor / 1000000);
  96. printf("MPX:%4lu MHz, ", sysinfo.freqSystemBus / 1000000);
  97. printf("DDR:%4lu MHz, ", sysinfo.freqSystemBus / 2000000);
  98. if (sysinfo.freqLocalBus > LCRR_CLKDIV) {
  99. printf("LBC:%4lu MHz\n", sysinfo.freqLocalBus / 1000000);
  100. } else {
  101. printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
  102. sysinfo.freqLocalBus);
  103. }
  104. puts(" L2: ");
  105. if (get_l2cr() & 0x80000000)
  106. puts("Enabled\n");
  107. else
  108. puts("Disabled\n");
  109. return 0;
  110. }
  111. void
  112. do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  113. {
  114. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  115. volatile ccsr_gur_t *gur = &immap->im_gur;
  116. /* Attempt board-specific reset */
  117. board_reset();
  118. /* Next try asserting HRESET_REQ */
  119. out_be32(&gur->rstcr, MPC86xx_RSTCR_HRST_REQ);
  120. while (1)
  121. ;
  122. }
  123. /*
  124. * Get timebase clock frequency
  125. */
  126. unsigned long
  127. get_tbclk(void)
  128. {
  129. sys_info_t sys_info;
  130. get_sys_info(&sys_info);
  131. return (sys_info.freqSystemBus + 3L) / 4L;
  132. }
  133. #if defined(CONFIG_WATCHDOG)
  134. void
  135. watchdog_reset(void)
  136. {
  137. #if defined(CONFIG_MPC8610)
  138. /*
  139. * This actually feed the hard enabled watchdog.
  140. */
  141. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  142. volatile ccsr_wdt_t *wdt = &immap->im_wdt;
  143. volatile ccsr_gur_t *gur = &immap->im_gur;
  144. u32 tmp = gur->pordevsr;
  145. if (tmp & 0x4000) {
  146. wdt->swsrr = 0x556c;
  147. wdt->swsrr = 0xaa39;
  148. }
  149. #endif
  150. }
  151. #endif /* CONFIG_WATCHDOG */
  152. #if defined(CONFIG_DDR_ECC)
  153. void
  154. dma_init(void)
  155. {
  156. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  157. volatile ccsr_dma_t *dma = &immap->im_dma;
  158. dma->satr0 = 0x00040000;
  159. dma->datr0 = 0x00040000;
  160. asm("sync; isync");
  161. }
  162. uint
  163. dma_check(void)
  164. {
  165. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  166. volatile ccsr_dma_t *dma = &immap->im_dma;
  167. volatile uint status = dma->sr0;
  168. /* While the channel is busy, spin */
  169. while ((status & 4) == 4) {
  170. status = dma->sr0;
  171. }
  172. if (status != 0) {
  173. printf("DMA Error: status = %x\n", status);
  174. }
  175. return status;
  176. }
  177. int
  178. dma_xfer(void *dest, uint count, void *src)
  179. {
  180. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  181. volatile ccsr_dma_t *dma = &immap->im_dma;
  182. dma->dar0 = (uint) dest;
  183. dma->sar0 = (uint) src;
  184. dma->bcr0 = count;
  185. dma->mr0 = 0xf000004;
  186. asm("sync;isync");
  187. dma->mr0 = 0xf000005;
  188. asm("sync;isync");
  189. return dma_check();
  190. }
  191. #endif /* CONFIG_DDR_ECC */
  192. /*
  193. * Print out the state of various machine registers.
  194. * Currently prints out LAWs, BR0/OR0, and BATs
  195. */
  196. void mpc86xx_reginfo(void)
  197. {
  198. immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  199. ccsr_lbc_t *lbc = &immap->im_lbc;
  200. print_bats();
  201. print_laws();
  202. printf ("Local Bus Controller Registers\n"
  203. "\tBR0\t0x%08X\tOR0\t0x%08X \n", in_be32(&lbc->br0), in_be32(&lbc->or0));
  204. printf("\tBR1\t0x%08X\tOR1\t0x%08X \n", in_be32(&lbc->br1), in_be32(&lbc->or1));
  205. printf("\tBR2\t0x%08X\tOR2\t0x%08X \n", in_be32(&lbc->br2), in_be32(&lbc->or2));
  206. printf("\tBR3\t0x%08X\tOR3\t0x%08X \n", in_be32(&lbc->br3), in_be32(&lbc->or3));
  207. printf("\tBR4\t0x%08X\tOR4\t0x%08X \n", in_be32(&lbc->br4), in_be32(&lbc->or4));
  208. printf("\tBR5\t0x%08X\tOR5\t0x%08X \n", in_be32(&lbc->br5), in_be32(&lbc->or5));
  209. printf("\tBR6\t0x%08X\tOR6\t0x%08X \n", in_be32(&lbc->br6), in_be32(&lbc->or6));
  210. printf("\tBR7\t0x%08X\tOR7\t0x%08X \n", in_be32(&lbc->br7), in_be32(&lbc->or7));
  211. }
  212. /*
  213. * Initializes on-chip ethernet controllers.
  214. * to override, implement board_eth_init()
  215. */
  216. int cpu_eth_init(bd_t *bis)
  217. {
  218. #if defined(CONFIG_TSEC_ENET)
  219. tsec_standard_init(bis);
  220. #endif
  221. return 0;
  222. }