fsl_ddr_sdram.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312
  1. /*
  2. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #ifndef FSL_DDR_MEMCTL_H
  9. #define FSL_DDR_MEMCTL_H
  10. /*
  11. * Pick a basic DDR Technology.
  12. */
  13. #include <ddr_spd.h>
  14. #define SDRAM_TYPE_DDR1 2
  15. #define SDRAM_TYPE_DDR2 3
  16. #define SDRAM_TYPE_LPDDR1 6
  17. #define SDRAM_TYPE_DDR3 7
  18. #define DDR_BL4 4 /* burst length 4 */
  19. #define DDR_BC4 DDR_BL4 /* burst chop for ddr3 */
  20. #define DDR_OTF 6 /* on-the-fly BC4 and BL8 */
  21. #define DDR_BL8 8 /* burst length 8 */
  22. #define DDR3_RTT_OFF 0
  23. #define DDR3_RTT_60_OHM 1 /* RTT_Nom = RZQ/4 */
  24. #define DDR3_RTT_120_OHM 2 /* RTT_Nom = RZQ/2 */
  25. #define DDR3_RTT_40_OHM 3 /* RTT_Nom = RZQ/6 */
  26. #define DDR3_RTT_20_OHM 4 /* RTT_Nom = RZQ/12 */
  27. #define DDR3_RTT_30_OHM 5 /* RTT_Nom = RZQ/8 */
  28. #define DDR2_RTT_OFF 0
  29. #define DDR2_RTT_75_OHM 1
  30. #define DDR2_RTT_150_OHM 2
  31. #define DDR2_RTT_50_OHM 3
  32. #if defined(CONFIG_FSL_DDR1)
  33. #define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (1)
  34. typedef ddr1_spd_eeprom_t generic_spd_eeprom_t;
  35. #ifndef CONFIG_FSL_SDRAM_TYPE
  36. #define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR1
  37. #endif
  38. #elif defined(CONFIG_FSL_DDR2)
  39. #define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (3)
  40. typedef ddr2_spd_eeprom_t generic_spd_eeprom_t;
  41. #ifndef CONFIG_FSL_SDRAM_TYPE
  42. #define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR2
  43. #endif
  44. #elif defined(CONFIG_FSL_DDR3)
  45. #define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (3) /* FIXME */
  46. typedef ddr3_spd_eeprom_t generic_spd_eeprom_t;
  47. #ifndef CONFIG_FSL_SDRAM_TYPE
  48. #define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR3
  49. #endif
  50. #endif /* #if defined(CONFIG_FSL_DDR1) */
  51. #define FSL_DDR_ODT_NEVER 0x0
  52. #define FSL_DDR_ODT_CS 0x1
  53. #define FSL_DDR_ODT_ALL_OTHER_CS 0x2
  54. #define FSL_DDR_ODT_OTHER_DIMM 0x3
  55. #define FSL_DDR_ODT_ALL 0x4
  56. #define FSL_DDR_ODT_SAME_DIMM 0x5
  57. #define FSL_DDR_ODT_CS_AND_OTHER_DIMM 0x6
  58. #define FSL_DDR_ODT_OTHER_CS_ONSAMEDIMM 0x7
  59. /* define bank(chip select) interleaving mode */
  60. #define FSL_DDR_CS0_CS1 0x40
  61. #define FSL_DDR_CS2_CS3 0x20
  62. #define FSL_DDR_CS0_CS1_AND_CS2_CS3 (FSL_DDR_CS0_CS1 | FSL_DDR_CS2_CS3)
  63. #define FSL_DDR_CS0_CS1_CS2_CS3 (FSL_DDR_CS0_CS1_AND_CS2_CS3 | 0x04)
  64. /* define memory controller interleaving mode */
  65. #define FSL_DDR_CACHE_LINE_INTERLEAVING 0x0
  66. #define FSL_DDR_PAGE_INTERLEAVING 0x1
  67. #define FSL_DDR_BANK_INTERLEAVING 0x2
  68. #define FSL_DDR_SUPERBANK_INTERLEAVING 0x3
  69. /* DDR_SDRAM_CFG - DDR SDRAM Control Configuration
  70. */
  71. #define SDRAM_CFG_MEM_EN 0x80000000
  72. #define SDRAM_CFG_SREN 0x40000000
  73. #define SDRAM_CFG_ECC_EN 0x20000000
  74. #define SDRAM_CFG_RD_EN 0x10000000
  75. #define SDRAM_CFG_SDRAM_TYPE_DDR1 0x02000000
  76. #define SDRAM_CFG_SDRAM_TYPE_DDR2 0x03000000
  77. #define SDRAM_CFG_SDRAM_TYPE_MASK 0x07000000
  78. #define SDRAM_CFG_SDRAM_TYPE_SHIFT 24
  79. #define SDRAM_CFG_DYN_PWR 0x00200000
  80. #define SDRAM_CFG_32_BE 0x00080000
  81. #define SDRAM_CFG_16_BE 0x00100000
  82. #define SDRAM_CFG_8_BE 0x00040000
  83. #define SDRAM_CFG_NCAP 0x00020000
  84. #define SDRAM_CFG_2T_EN 0x00008000
  85. #define SDRAM_CFG_BI 0x00000001
  86. #define SDRAM_CFG2_D_INIT 0x00000010
  87. #define SDRAM_CFG2_ODT_CFG_MASK 0x00600000
  88. #define SDRAM_CFG2_ODT_NEVER 0
  89. #define SDRAM_CFG2_ODT_ONLY_WRITE 1
  90. #define SDRAM_CFG2_ODT_ONLY_READ 2
  91. #define SDRAM_CFG2_ODT_ALWAYS 3
  92. #define TIMING_CFG_2_CPO_MASK 0x0F800000
  93. #if defined(CONFIG_P4080)
  94. #define RD_TO_PRE_MASK 0xf
  95. #define RD_TO_PRE_SHIFT 13
  96. #define WR_DATA_DELAY_MASK 0xf
  97. #define WR_DATA_DELAY_SHIFT 9
  98. #else
  99. #define RD_TO_PRE_MASK 0x7
  100. #define RD_TO_PRE_SHIFT 13
  101. #define WR_DATA_DELAY_MASK 0x7
  102. #define WR_DATA_DELAY_SHIFT 10
  103. #endif
  104. /* DDR_MD_CNTL */
  105. #define MD_CNTL_MD_EN 0x80000000
  106. #define MD_CNTL_CS_SEL_CS0 0x00000000
  107. #define MD_CNTL_CS_SEL_CS1 0x10000000
  108. #define MD_CNTL_CS_SEL_CS2 0x20000000
  109. #define MD_CNTL_CS_SEL_CS3 0x30000000
  110. #define MD_CNTL_CS_SEL_CS0_CS1 0x40000000
  111. #define MD_CNTL_CS_SEL_CS2_CS3 0x50000000
  112. #define MD_CNTL_MD_SEL_MR 0x00000000
  113. #define MD_CNTL_MD_SEL_EMR 0x01000000
  114. #define MD_CNTL_MD_SEL_EMR2 0x02000000
  115. #define MD_CNTL_MD_SEL_EMR3 0x03000000
  116. #define MD_CNTL_SET_REF 0x00800000
  117. #define MD_CNTL_SET_PRE 0x00400000
  118. #define MD_CNTL_CKE_CNTL_LOW 0x00100000
  119. #define MD_CNTL_CKE_CNTL_HIGH 0x00200000
  120. #define MD_CNTL_WRCW 0x00080000
  121. #define MD_CNTL_MD_VALUE(x) (x & 0x0000FFFF)
  122. /* DDR_CDR1 */
  123. #define DDR_CDR1_DHC_EN 0x80000000
  124. /* Record of register values computed */
  125. typedef struct fsl_ddr_cfg_regs_s {
  126. struct {
  127. unsigned int bnds;
  128. unsigned int config;
  129. unsigned int config_2;
  130. } cs[CONFIG_CHIP_SELECTS_PER_CTRL];
  131. unsigned int timing_cfg_3;
  132. unsigned int timing_cfg_0;
  133. unsigned int timing_cfg_1;
  134. unsigned int timing_cfg_2;
  135. unsigned int ddr_sdram_cfg;
  136. unsigned int ddr_sdram_cfg_2;
  137. unsigned int ddr_sdram_mode;
  138. unsigned int ddr_sdram_mode_2;
  139. unsigned int ddr_sdram_mode_3;
  140. unsigned int ddr_sdram_mode_4;
  141. unsigned int ddr_sdram_mode_5;
  142. unsigned int ddr_sdram_mode_6;
  143. unsigned int ddr_sdram_mode_7;
  144. unsigned int ddr_sdram_mode_8;
  145. unsigned int ddr_sdram_md_cntl;
  146. unsigned int ddr_sdram_interval;
  147. unsigned int ddr_data_init;
  148. unsigned int ddr_sdram_clk_cntl;
  149. unsigned int ddr_init_addr;
  150. unsigned int ddr_init_ext_addr;
  151. unsigned int timing_cfg_4;
  152. unsigned int timing_cfg_5;
  153. unsigned int ddr_zq_cntl;
  154. unsigned int ddr_wrlvl_cntl;
  155. unsigned int ddr_sr_cntr;
  156. unsigned int ddr_sdram_rcw_1;
  157. unsigned int ddr_sdram_rcw_2;
  158. unsigned int ddr_eor;
  159. unsigned int ddr_cdr1;
  160. unsigned int ddr_cdr2;
  161. unsigned int err_disable;
  162. unsigned int err_int_en;
  163. unsigned int debug[32];
  164. } fsl_ddr_cfg_regs_t;
  165. typedef struct memctl_options_partial_s {
  166. unsigned int all_DIMMs_ECC_capable;
  167. unsigned int all_DIMMs_tCKmax_ps;
  168. unsigned int all_DIMMs_burst_lengths_bitmask;
  169. unsigned int all_DIMMs_registered;
  170. unsigned int all_DIMMs_unbuffered;
  171. /* unsigned int lowest_common_SPD_caslat; */
  172. unsigned int all_DIMMs_minimum_tRCD_ps;
  173. } memctl_options_partial_t;
  174. #define DDR_DATA_BUS_WIDTH_64 0
  175. #define DDR_DATA_BUS_WIDTH_32 1
  176. #define DDR_DATA_BUS_WIDTH_16 2
  177. /*
  178. * Generalized parameters for memory controller configuration,
  179. * might be a little specific to the FSL memory controller
  180. */
  181. typedef struct memctl_options_s {
  182. /*
  183. * Memory organization parameters
  184. *
  185. * if DIMM is present in the system
  186. * where DIMMs are with respect to chip select
  187. * where chip selects are with respect to memory boundaries
  188. */
  189. unsigned int registered_dimm_en; /* use registered DIMM support */
  190. /* Options local to a Chip Select */
  191. struct cs_local_opts_s {
  192. unsigned int auto_precharge;
  193. unsigned int odt_rd_cfg;
  194. unsigned int odt_wr_cfg;
  195. unsigned int odt_rtt_norm;
  196. unsigned int odt_rtt_wr;
  197. } cs_local_opts[CONFIG_CHIP_SELECTS_PER_CTRL];
  198. /* Special configurations for chip select */
  199. unsigned int memctl_interleaving;
  200. unsigned int memctl_interleaving_mode;
  201. unsigned int ba_intlv_ctl;
  202. unsigned int addr_hash;
  203. /* Operational mode parameters */
  204. unsigned int ECC_mode; /* Use ECC? */
  205. /* Initialize ECC using memory controller? */
  206. unsigned int ECC_init_using_memctl;
  207. unsigned int DQS_config; /* Use DQS? maybe only with DDR2? */
  208. /* SREN - self-refresh during sleep */
  209. unsigned int self_refresh_in_sleep;
  210. unsigned int dynamic_power; /* DYN_PWR */
  211. /* memory data width to use (16-bit, 32-bit, 64-bit) */
  212. unsigned int data_bus_width;
  213. unsigned int burst_length; /* BL4, OTF and BL8 */
  214. /* On-The-Fly Burst Chop enable */
  215. unsigned int OTF_burst_chop_en;
  216. /* mirrior DIMMs for DDR3 */
  217. unsigned int mirrored_dimm;
  218. unsigned int quad_rank_present;
  219. unsigned int ap_en; /* address parity enable for RDIMM */
  220. /* Global Timing Parameters */
  221. unsigned int cas_latency_override;
  222. unsigned int cas_latency_override_value;
  223. unsigned int use_derated_caslat;
  224. unsigned int additive_latency_override;
  225. unsigned int additive_latency_override_value;
  226. unsigned int clk_adjust; /* */
  227. unsigned int cpo_override;
  228. unsigned int write_data_delay; /* DQS adjust */
  229. unsigned int wrlvl_override;
  230. unsigned int wrlvl_sample; /* Write leveling */
  231. unsigned int wrlvl_start;
  232. unsigned int half_strength_driver_enable;
  233. unsigned int twoT_en;
  234. unsigned int threeT_en;
  235. unsigned int bstopre;
  236. unsigned int tCKE_clock_pulse_width_ps; /* tCKE */
  237. unsigned int tFAW_window_four_activates_ps; /* tFAW -- FOUR_ACT */
  238. /* Rtt impedance */
  239. unsigned int rtt_override; /* rtt_override enable */
  240. unsigned int rtt_override_value; /* that is Rtt_Nom for DDR3 */
  241. unsigned int rtt_wr_override_value; /* this is Rtt_WR for DDR3 */
  242. /* Automatic self refresh */
  243. unsigned int auto_self_refresh_en;
  244. unsigned int sr_it;
  245. /* ZQ calibration */
  246. unsigned int zq_en;
  247. /* Write leveling */
  248. unsigned int wrlvl_en;
  249. /* RCW override for RDIMM */
  250. unsigned int rcw_override;
  251. unsigned int rcw_1;
  252. unsigned int rcw_2;
  253. /* control register 1 */
  254. unsigned int ddr_cdr1;
  255. unsigned int trwt_override;
  256. unsigned int trwt; /* read-to-write turnaround */
  257. } memctl_options_t;
  258. extern phys_size_t fsl_ddr_sdram(void);
  259. extern phys_size_t fsl_ddr_sdram_size(void);
  260. extern int fsl_use_spd(void);
  261. extern void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  262. unsigned int ctrl_num);
  263. /*
  264. * The 85xx boards have a common prototype for fixed_sdram so put the
  265. * declaration here.
  266. */
  267. #ifdef CONFIG_MPC85xx
  268. extern phys_size_t fixed_sdram(void);
  269. #endif
  270. #if defined(CONFIG_DDR_ECC)
  271. extern void ddr_enable_ecc(unsigned int dram_size);
  272. #endif
  273. typedef struct fixed_ddr_parm{
  274. int min_freq;
  275. int max_freq;
  276. fsl_ddr_cfg_regs_t *ddr_settings;
  277. } fixed_ddr_parm_t;
  278. #endif