RBC823.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441
  1. /*
  2. * (C) Copyright 2000, 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * Modified by Udi Finkelstein udif@udif.com
  6. * For the RBC823 board.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * board/config.h - configuration options, board specific
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*
  32. * High Level Configuration Options
  33. * (easy to change)
  34. */
  35. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  36. #define CONFIG_RBC823 1 /* ...on a RBC823 module */
  37. #if 0
  38. #define DEBUG 1
  39. #define CONFIG_LAST_STAGE_INIT
  40. #endif
  41. #define CONFIG_KEYBOARD 1 /* This board has a custom keybpard */
  42. #define CONFIG_LCD 1 /* use LCD controller ... */
  43. #define CONFIG_HITACHI_SP19X001_Z1A /* The LCD type we use */
  44. #define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC2 */
  45. #undef CONFIG_8xx_CONS_SMC1
  46. #undef CONFIG_8xx_CONS_NONE
  47. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  48. #if 1
  49. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  50. #else
  51. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  52. #endif
  53. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  54. #define CONFIG_8xx_GCLK_FREQ 48000000L
  55. #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
  56. #undef CONFIG_BOOTARGS
  57. #define CONFIG_BOOTCOMMAND \
  58. "bootp; " \
  59. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  60. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  61. "bootm"
  62. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  63. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  64. #undef CONFIG_WATCHDOG /* watchdog disabled */
  65. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  66. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  67. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  68. #undef CONFIG_MAC_PARTITION
  69. #define CONFIG_DOS_PARTITION
  70. #undef CONFIG_RTC_MPC8xx /* don't use internal RTC of MPC8xx (no battery) */
  71. #define CONFIG_HARD_I2C
  72. #define CFG_I2C_SPEED 40000
  73. #define CFG_I2C_SLAVE 0xfe
  74. #define CFG_I2C_EEPROM_ADDR 0x50
  75. #define CFG_I2C_EEPROM_ADDR_LEN 1
  76. #define CFG_EEPROM_WRITE_BITS 4
  77. #define CFG_EEPROM_WRITE_DELAY_MS 10
  78. #define CONFIG_COMMANDS ( CFG_CMD_ALL & \
  79. ~CFG_CMD_BSP & \
  80. ~CFG_CMD_DATE & \
  81. ~CFG_CMD_DISPLAY& \
  82. ~CFG_CMD_DTT & \
  83. ~CFG_CMD_EXT2 & \
  84. ~CFG_CMD_FDC & \
  85. ~CFG_CMD_FDOS & \
  86. ~CFG_CMD_HWFLOW & \
  87. ~CFG_CMD_IDE & \
  88. ~CFG_CMD_IRQ & \
  89. ~CFG_CMD_JFFS2 & \
  90. ~CFG_CMD_MII & \
  91. ~CFG_CMD_MMC & \
  92. ~CFG_CMD_NAND & \
  93. ~CFG_CMD_PCI & \
  94. ~CFG_CMD_PCMCIA & \
  95. ~CFG_CMD_REISER & \
  96. ~CFG_CMD_SCSI & \
  97. ~CFG_CMD_SETGETDCR & \
  98. ~CFG_CMD_SNTP & \
  99. ~CFG_CMD_SPI & \
  100. ~CFG_CMD_UNIVERSE & \
  101. ~CFG_CMD_USB & \
  102. ~CFG_CMD_VFD & \
  103. ~CFG_CMD_XIMG )
  104. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  105. #include <cmd_confdefs.h>
  106. /*
  107. * Miscellaneous configurable options
  108. */
  109. #define CFG_LONGHELP /* undef to save memory */
  110. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  111. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  112. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  113. #else
  114. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  115. #endif
  116. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  117. #define CFG_MAXARGS 16 /* max number of command args */
  118. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  119. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  120. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  121. #define CFG_LOAD_ADDR 0x0100000 /* default load address */
  122. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  123. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  124. /*
  125. * Low Level Configuration Settings
  126. * (address mappings, register initial values, etc.)
  127. * You should know what you are doing if you make changes here.
  128. */
  129. /*-----------------------------------------------------------------------
  130. * Internal Memory Mapped Register
  131. */
  132. #define CFG_IMMR 0xFF000000
  133. /*-----------------------------------------------------------------------
  134. * Definitions for initial stack pointer and data area (in DPRAM)
  135. */
  136. #define CFG_INIT_RAM_ADDR CFG_IMMR
  137. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  138. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  139. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  140. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  141. /*-----------------------------------------------------------------------
  142. * Start addresses for the final memory configuration
  143. * (Set up by the startup code)
  144. * Please note that CFG_SDRAM_BASE _must_ start at 0
  145. */
  146. #define CFG_SDRAM_BASE 0x00000000
  147. #define CFG_FLASH_BASE 0xFFF00000
  148. #if defined(DEBUG)
  149. #define CFG_MONITOR_LEN (384 << 10) /* Reserve 256 kB for Monitor */
  150. #else
  151. #define CFG_MONITOR_LEN (384 << 10) /* Reserve 192 kB for Monitor */
  152. #endif
  153. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  154. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  155. /*
  156. * For booting Linux, the board info and command line data
  157. * have to be in the first 8 MB of memory, since this is
  158. * the maximum mapped by the Linux kernel during initialization.
  159. */
  160. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  161. /*-----------------------------------------------------------------------
  162. * FLASH organization
  163. */
  164. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  165. #define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  166. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  167. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  168. #define CFG_ENV_IS_IN_FLASH 1
  169. #define CFG_ENV_OFFSET 0x10000 /* Offset of Environment Sector */
  170. #define CFG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
  171. /*-----------------------------------------------------------------------
  172. * Cache Configuration
  173. */
  174. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  175. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  176. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  177. #endif
  178. /*-----------------------------------------------------------------------
  179. * SYPCR - System Protection Control 11-9
  180. * SYPCR can only be written once after reset!
  181. *-----------------------------------------------------------------------
  182. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  183. */
  184. #if defined(CONFIG_WATCHDOG)
  185. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  186. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  187. #else
  188. /*
  189. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  190. */
  191. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWRI | SYPCR_SWP)
  192. #endif
  193. /*-----------------------------------------------------------------------
  194. * SIUMCR - SIU Module Configuration 11-6
  195. *-----------------------------------------------------------------------
  196. * PCMCIA config., multi-function pin tri-state
  197. */
  198. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC00 | SIUMCR_FRC)
  199. /*-----------------------------------------------------------------------
  200. * TBSCR - Time Base Status and Control 11-26
  201. *-----------------------------------------------------------------------
  202. * Clear Reference Interrupt Status, Timebase freezing enabled
  203. */
  204. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  205. /*-----------------------------------------------------------------------
  206. * RTCSC - Real-Time Clock Status and Control Register 11-27
  207. *-----------------------------------------------------------------------
  208. */
  209. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  210. /*-----------------------------------------------------------------------
  211. * PISCR - Periodic Interrupt Status and Control 11-31
  212. *-----------------------------------------------------------------------
  213. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  214. */
  215. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  216. /*-----------------------------------------------------------------------
  217. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  218. *-----------------------------------------------------------------------
  219. * Reset PLL lock status sticky bit, timer expired status bit and timer
  220. * interrupt status bit
  221. *
  222. */
  223. /*
  224. * for 48 MHz, we use a 4 MHz clock * 12
  225. */
  226. #define CFG_PLPRCR \
  227. ( (12-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_LOLRE )
  228. /*-----------------------------------------------------------------------
  229. * SCCR - System Clock and reset Control Register 15-27
  230. *-----------------------------------------------------------------------
  231. * Set clock output, timebase and RTC source and divider,
  232. * power management and some other internal clocks
  233. */
  234. #define SCCR_MASK SCCR_EBDF11
  235. #define CFG_SCCR (SCCR_RTDIV | SCCR_RTSEL | SCCR_CRQEN | \
  236. SCCR_PRQEN | SCCR_EBDF00 | \
  237. SCCR_COM01 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  238. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD001 | \
  239. SCCR_DFALCD00)
  240. #ifdef NOT_USED
  241. /*-----------------------------------------------------------------------
  242. * PCMCIA stuff
  243. *-----------------------------------------------------------------------
  244. *
  245. */
  246. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  247. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  248. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  249. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  250. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  251. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  252. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  253. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  254. /*-----------------------------------------------------------------------
  255. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  256. *-----------------------------------------------------------------------
  257. */
  258. #define CONFIG_IDE_PCCARD 1 /* Use IDE with PC Card Adapter */
  259. #undef CONFIG_IDE_PCMCIA /* Direct IDE not supported */
  260. #undef CONFIG_IDE_LED /* LED for ide not supported */
  261. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  262. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  263. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  264. #define CFG_ATA_IDE0_OFFSET 0x0000
  265. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  266. /* Offset for data I/O */
  267. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  268. /* Offset for normal register accesses */
  269. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  270. /* Offset for alternate registers */
  271. #define CFG_ATA_ALT_OFFSET 0x0100
  272. #endif
  273. /************************************************************
  274. * Disk-On-Chip configuration
  275. ************************************************************/
  276. #define CFG_NAND_LEGACY
  277. #define CFG_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
  278. #define CFG_DOC_SHORT_TIMEOUT
  279. #define CFG_DOC_SUPPORT_2000
  280. #define CFG_DOC_SUPPORT_MILLENNIUM
  281. /*-----------------------------------------------------------------------
  282. *
  283. *-----------------------------------------------------------------------
  284. *
  285. */
  286. /*#define CFG_DER 0x2002000F*/
  287. #define CFG_DER 0
  288. /*
  289. * Init Memory Controller:
  290. *
  291. * BR0/1 and OR0/1 (FLASH)
  292. */
  293. #define FLASH_BASE0_PRELIM 0xFFF00000 /* FLASH bank #0 */
  294. #define FLASH_BASE1_PRELIM 0x04000000 /* D.O.C Millenium */
  295. /* used to re-map FLASH both when starting from SRAM or FLASH:
  296. * restrict access enough to keep SRAM working (if any)
  297. * but not too much to meddle with FLASH accesses
  298. */
  299. #define CFG_PRELIM_OR_AM 0xFFF80000 /* OR addr mask */
  300. /* FLASH timing: ACS = 00, TRLX = 0, CSNT = 1, SCY = 7, EHTR = 1 */
  301. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_BI | OR_SCY_7_CLK | OR_EHTR)
  302. #define CFG_OR_TIMING_MSYS (OR_ACS_DIV1 | OR_BI)
  303. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  304. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V)
  305. #define CFG_OR1_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_MSYS)
  306. #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMB | \
  307. BR_PS_8 | BR_V)
  308. /*
  309. * BR4 and OR4 (SDRAM)
  310. *
  311. */
  312. #define SDRAM_BASE4_PRELIM 0x00000000 /* SDRAM bank #0 */
  313. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  314. /*
  315. * SDRAM timing:
  316. */
  317. #define CFG_OR_TIMING_SDRAM (OR_CSNT_SAM)
  318. #define CFG_OR4_PRELIM (~(SDRAM_MAX_SIZE-1) | CFG_OR_TIMING_SDRAM )
  319. #define CFG_BR4_PRELIM ((SDRAM_BASE4_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  320. /*
  321. * Memory Periodic Timer Prescaler
  322. */
  323. /* periodic timer for refresh */
  324. #define CFG_MAMR_PTA 187 /* start with divider for 48 MHz */
  325. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  326. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  327. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  328. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  329. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  330. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  331. /*
  332. * MAMR settings for SDRAM
  333. */
  334. /* 8 column SDRAM */
  335. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  336. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  337. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  338. /* 9 column SDRAM */
  339. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  340. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  341. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  342. /*
  343. * Internal Definitions
  344. *
  345. * Boot Flags
  346. */
  347. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  348. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  349. /*
  350. * JFFS2 partitions
  351. *
  352. */
  353. /* No command line, one static partition, whole device */
  354. #undef CONFIG_JFFS2_CMDLINE
  355. #define CONFIG_JFFS2_DEV "nor0"
  356. #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
  357. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  358. /* mtdparts command line support */
  359. /* Note: fake mtd_id used, no linux mtd map file */
  360. /*
  361. #define CONFIG_JFFS2_CMDLINE
  362. #define MTDIDS_DEFAULT ""
  363. #define MTDPARTS_DEFAULT ""
  364. */
  365. #endif /* __CONFIG_H */