plu405.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345
  1. /*
  2. * (C) Copyright 2001-2003
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/processor.h>
  25. #include <asm/io.h>
  26. #include <command.h>
  27. #include <malloc.h>
  28. #undef FPGA_DEBUG
  29. DECLARE_GLOBAL_DATA_PTR;
  30. extern int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[]);
  31. extern void lxt971_no_sleep(void);
  32. /* fpga configuration data - gzip compressed and generated by bin2c */
  33. const unsigned char fpgadata[] =
  34. {
  35. #include "fpgadata.c"
  36. };
  37. /*
  38. * include common fpga code (for esd boards)
  39. */
  40. #include "../common/fpga.c"
  41. /*
  42. * include common auto-update code (for esd boards)
  43. */
  44. #include "../common/auto_update.h"
  45. au_image_t au_image[] = {
  46. {"plu405/preinst.img", 0, -1, AU_SCRIPT},
  47. {"plu405/u-boot.img", 0xfffc0000, 0x00040000, AU_FIRMWARE},
  48. {"plu405/pImage_${bd_type}", 0x00000000, 0x00100000, AU_NAND},
  49. {"plu405/pImage.initrd", 0x00100000, 0x00200000, AU_NAND},
  50. {"plu405/yaffsmt2.img", 0x00300000, 0x01c00000, AU_NAND},
  51. {"plu405/postinst.img", 0, 0, AU_SCRIPT},
  52. };
  53. int N_AU_IMAGES = (sizeof(au_image) / sizeof(au_image[0]));
  54. /* Prototypes */
  55. int gunzip(void *, int, unsigned char *, unsigned long *);
  56. int board_early_init_f(void)
  57. {
  58. /*
  59. * IRQ 0-15 405GP internally generated; active high; level sensitive
  60. * IRQ 16 405GP internally generated; active low; level sensitive
  61. * IRQ 17-24 RESERVED
  62. * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
  63. * IRQ 26 (EXT IRQ 1) SER0 ; active low; level sensitive
  64. * IRQ 27 (EXT IRQ 2) SER1; active low; level sensitive
  65. * IRQ 28 (EXT IRQ 3) FPGA 0; active low; level sensitive
  66. * IRQ 29 (EXT IRQ 4) FPGA 1; active low; level sensitive
  67. * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive
  68. * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
  69. */
  70. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  71. mtdcr(uicer, 0x00000000); /* disable all ints */
  72. mtdcr(uiccr, 0x00000000); /* set all to be non-critical*/
  73. mtdcr(uicpr, 0xFFFFFF99); /* set int polarities */
  74. mtdcr(uictr, 0x10000000); /* set int trigger levels */
  75. mtdcr(uicvcr, 0x00000001); /* set vect base=0,INT0 highest prio */
  76. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  77. /*
  78. * EBC Configuration Register: set ready timeout to
  79. * 512 ebc-clks -> ca. 15 us
  80. */
  81. mtebc(epcr, 0xa8400000); /* ebc always driven */
  82. return 0;
  83. }
  84. int misc_init_r(void)
  85. {
  86. unsigned char *dst;
  87. unsigned char fctr;
  88. ulong len = sizeof(fpgadata);
  89. int status;
  90. int index;
  91. int i;
  92. /* adjust flash start and offset */
  93. gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
  94. gd->bd->bi_flashoffset = 0;
  95. dst = malloc(CONFIG_SYS_FPGA_MAX_SIZE);
  96. if (gunzip(dst, CONFIG_SYS_FPGA_MAX_SIZE,
  97. (uchar *)fpgadata, &len) != 0) {
  98. printf("GUNZIP ERROR - must RESET board to recover\n");
  99. do_reset(NULL, 0, 0, NULL);
  100. }
  101. status = fpga_boot(dst, len);
  102. if (status != 0) {
  103. printf("\nFPGA: Booting failed ");
  104. switch (status) {
  105. case ERROR_FPGA_PRG_INIT_LOW:
  106. printf("(Timeout: INIT not low "
  107. "after asserting PROGRAM*)\n");
  108. break;
  109. case ERROR_FPGA_PRG_INIT_HIGH:
  110. printf("(Timeout: INIT not high "
  111. "after deasserting PROGRAM*)\n");
  112. break;
  113. case ERROR_FPGA_PRG_DONE:
  114. printf("(Timeout: DONE not high "
  115. "after programming FPGA)\n");
  116. break;
  117. }
  118. /* display infos on fpgaimage */
  119. index = 15;
  120. for (i=0; i<4; i++) {
  121. len = dst[index];
  122. printf("FPGA: %s\n", &(dst[index+1]));
  123. index += len+3;
  124. }
  125. putc ('\n');
  126. /* delayed reboot */
  127. for (i=20; i>0; i--) {
  128. printf("Rebooting in %2d seconds \r",i);
  129. for (index=0;index<1000;index++)
  130. udelay(1000);
  131. }
  132. putc('\n');
  133. do_reset(NULL, 0, 0, NULL);
  134. }
  135. puts("FPGA: ");
  136. /* display infos on fpgaimage */
  137. index = 15;
  138. for (i=0; i<4; i++) {
  139. len = dst[index];
  140. printf("%s ", &(dst[index+1]));
  141. index += len+3;
  142. }
  143. putc('\n');
  144. free(dst);
  145. /*
  146. * Reset FPGA via FPGA_DATA pin
  147. */
  148. SET_FPGA(FPGA_PRG | FPGA_CLK);
  149. udelay(1000); /* wait 1ms */
  150. SET_FPGA(FPGA_PRG | FPGA_CLK | FPGA_DATA);
  151. udelay(1000); /* wait 1ms */
  152. /*
  153. * Reset external DUARTs
  154. */
  155. out_be32((void*)GPIO0_OR,
  156. in_be32((void*)GPIO0_OR) | CONFIG_SYS_DUART_RST);
  157. udelay(10);
  158. out_be32((void*)GPIO0_OR,
  159. in_be32((void*)GPIO0_OR) & ~CONFIG_SYS_DUART_RST);
  160. udelay(1000);
  161. /*
  162. * Set NAND-FLASH GPIO signals to default
  163. */
  164. out_be32((void*)GPIO0_OR,
  165. in_be32((void*)GPIO0_OR) &
  166. ~(CONFIG_SYS_NAND_CLE | CONFIG_SYS_NAND_ALE));
  167. out_be32((void*)GPIO0_OR,
  168. in_be32((void*)GPIO0_OR) | CONFIG_SYS_NAND_CE);
  169. /*
  170. * Setup EEPROM write protection
  171. */
  172. out_be32((void*)GPIO0_OR,
  173. in_be32((void*)GPIO0_OR) | CONFIG_SYS_EEPROM_WP);
  174. out_be32((void*)GPIO0_TCR,
  175. in_be32((void*)GPIO0_TCR) | CONFIG_SYS_EEPROM_WP);
  176. /*
  177. * Enable interrupts in exar duart mcr[3]
  178. */
  179. out_8((void *)DUART0_BA + 4, 0x08);
  180. out_8((void *)DUART1_BA + 4, 0x08);
  181. /*
  182. * Enable auto RS485 mode in 2nd external uart
  183. */
  184. out_8((void *)DUART1_BA + 3, 0xbf); /* write LCR */
  185. fctr = in_8((void *)DUART1_BA + 1); /* read FCTR */
  186. fctr |= 0x08; /* enable RS485 mode */
  187. out_8((void *)DUART1_BA + 1, fctr); /* write FCTR */
  188. out_8((void *)DUART1_BA + 3, 0); /* write LCR */
  189. return 0;
  190. }
  191. /*
  192. * Check Board Identity:
  193. */
  194. int checkboard(void)
  195. {
  196. char str[64];
  197. int i = getenv_r("serial#", str, sizeof(str));
  198. puts("Board: ");
  199. if (i == -1)
  200. puts("### No HW ID - assuming PLU405");
  201. else
  202. puts(str);
  203. putc('\n');
  204. return 0;
  205. }
  206. #ifdef CONFIG_IDE_RESET
  207. #define FPGA_CTRL (CONFIG_SYS_FPGA_BASE_ADDR + CONFIG_SYS_FPGA_CTRL)
  208. void ide_set_reset(int on)
  209. {
  210. /*
  211. * Assert or deassert CompactFlash Reset Pin
  212. */
  213. if (on) { /* assert RESET */
  214. out_be16((void *)FPGA_CTRL,
  215. in_be16((void *)FPGA_CTRL) &
  216. ~CONFIG_SYS_FPGA_CTRL_CF_RESET);
  217. } else { /* release RESET */
  218. out_be16((void *)FPGA_CTRL,
  219. in_be16((void *)FPGA_CTRL) |
  220. CONFIG_SYS_FPGA_CTRL_CF_RESET);
  221. }
  222. }
  223. #endif /* CONFIG_IDE_RESET */
  224. void reset_phy(void)
  225. {
  226. #ifdef CONFIG_LXT971_NO_SLEEP
  227. /*
  228. * Disable sleep mode in LXT971
  229. */
  230. lxt971_no_sleep();
  231. #endif
  232. }
  233. #if defined(CONFIG_SYS_EEPROM_WREN)
  234. /* Input: <dev_addr> I2C address of EEPROM device to enable.
  235. * <state> -1: deliver current state
  236. * 0: disable write
  237. * 1: enable write
  238. * Returns: -1: wrong device address
  239. * 0: dis-/en- able done
  240. * 0/1: current state if <state> was -1.
  241. */
  242. int eeprom_write_enable(unsigned dev_addr, int state)
  243. {
  244. if (CONFIG_SYS_I2C_EEPROM_ADDR != dev_addr) {
  245. return -1;
  246. } else {
  247. switch (state) {
  248. case 1:
  249. /* Enable write access, clear bit GPIO0. */
  250. out_be32((void*)GPIO0_OR,
  251. in_be32((void*)GPIO0_OR) &
  252. ~CONFIG_SYS_EEPROM_WP);
  253. state = 0;
  254. break;
  255. case 0:
  256. /* Disable write access, set bit GPIO0. */
  257. out_be32((void*)GPIO0_OR,
  258. in_be32((void*)GPIO0_OR) |
  259. CONFIG_SYS_EEPROM_WP);
  260. state = 0;
  261. break;
  262. default:
  263. /* Read current status back. */
  264. state = ((in_be32((void*)GPIO0_OR) &
  265. CONFIG_SYS_EEPROM_WP) == 0);
  266. break;
  267. }
  268. }
  269. return state;
  270. }
  271. int do_eep_wren(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  272. {
  273. int query = argc == 1;
  274. int state = 0;
  275. if (query) {
  276. /* Query write access state. */
  277. state = eeprom_write_enable(CONFIG_SYS_I2C_EEPROM_ADDR, -1);
  278. if (state < 0) {
  279. puts("Query of write access state failed.\n");
  280. } else {
  281. printf("Write access for device 0x%0x is %sabled.\n",
  282. CONFIG_SYS_I2C_EEPROM_ADDR,
  283. state ? "en" : "dis");
  284. state = 0;
  285. }
  286. } else {
  287. if (argv[1][0] == '0') {
  288. /* Disable write access. */
  289. state = eeprom_write_enable(CONFIG_SYS_I2C_EEPROM_ADDR,
  290. 0);
  291. } else {
  292. /* Enable write access. */
  293. state = eeprom_write_enable(CONFIG_SYS_I2C_EEPROM_ADDR,
  294. 1);
  295. }
  296. if (state < 0)
  297. puts("Setup of write access state failed.\n");
  298. }
  299. return state;
  300. }
  301. U_BOOT_CMD(eepwren, 2, 0, do_eep_wren,
  302. "Enable / disable / query EEPROM write access",
  303. ""
  304. );
  305. #endif /* #if defined(CONFIG_SYS_EEPROM_WREN) */