sbc8641d.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344
  1. /*
  2. * Copyright 2007 Wind River Systemes, Inc. <www.windriver.com>
  3. * Copyright 2007 Embedded Specialties, Inc.
  4. * Joe Hamman joe.hamman@embeddedspecialties.com
  5. *
  6. * Copyright 2004 Freescale Semiconductor.
  7. * Jeff Brown
  8. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  9. *
  10. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <common.h>
  31. #include <command.h>
  32. #include <pci.h>
  33. #include <asm/processor.h>
  34. #include <asm/immap_86xx.h>
  35. #include <asm/fsl_pci.h>
  36. #include <asm/fsl_ddr_sdram.h>
  37. #include <libfdt.h>
  38. #include <fdt_support.h>
  39. long int fixed_sdram (void);
  40. int board_early_init_f (void)
  41. {
  42. return 0;
  43. }
  44. int checkboard (void)
  45. {
  46. puts ("Board: Wind River SBC8641D\n");
  47. return 0;
  48. }
  49. phys_size_t initdram (int board_type)
  50. {
  51. long dram_size = 0;
  52. #if defined(CONFIG_SPD_EEPROM)
  53. dram_size = fsl_ddr_sdram();
  54. #else
  55. dram_size = fixed_sdram ();
  56. #endif
  57. puts (" DDR: ");
  58. return dram_size;
  59. }
  60. #if defined(CONFIG_SYS_DRAM_TEST)
  61. int testdram (void)
  62. {
  63. uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
  64. uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
  65. uint *p;
  66. puts ("SDRAM test phase 1:\n");
  67. for (p = pstart; p < pend; p++)
  68. *p = 0xaaaaaaaa;
  69. for (p = pstart; p < pend; p++) {
  70. if (*p != 0xaaaaaaaa) {
  71. printf ("SDRAM test fails at: %08x\n", (uint) p);
  72. return 1;
  73. }
  74. }
  75. puts ("SDRAM test phase 2:\n");
  76. for (p = pstart; p < pend; p++)
  77. *p = 0x55555555;
  78. for (p = pstart; p < pend; p++) {
  79. if (*p != 0x55555555) {
  80. printf ("SDRAM test fails at: %08x\n", (uint) p);
  81. return 1;
  82. }
  83. }
  84. puts ("SDRAM test passed.\n");
  85. return 0;
  86. }
  87. #endif
  88. #if !defined(CONFIG_SPD_EEPROM)
  89. /*
  90. * Fixed sdram init -- doesn't use serial presence detect.
  91. */
  92. long int fixed_sdram (void)
  93. {
  94. #if !defined(CONFIG_SYS_RAMBOOT)
  95. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  96. volatile ccsr_ddr_t *ddr = &immap->im_ddr1;
  97. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  98. ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS;
  99. ddr->cs2_bnds = CONFIG_SYS_DDR_CS2_BNDS;
  100. ddr->cs3_bnds = CONFIG_SYS_DDR_CS3_BNDS;
  101. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  102. ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG;
  103. ddr->cs2_config = CONFIG_SYS_DDR_CS2_CONFIG;
  104. ddr->cs3_config = CONFIG_SYS_DDR_CS3_CONFIG;
  105. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  106. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  107. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  108. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  109. ddr->sdram_cfg = CONFIG_SYS_DDR_CFG_1A;
  110. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CFG_2;
  111. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  112. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  113. ddr->sdram_mode_cntl = CONFIG_SYS_DDR_MODE_CTL;
  114. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  115. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  116. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  117. asm ("sync;isync");
  118. udelay (500);
  119. ddr->sdram_cfg = CONFIG_SYS_DDR_CFG_1B;
  120. asm ("sync; isync");
  121. udelay (500);
  122. ddr = &immap->im_ddr2;
  123. ddr->cs0_bnds = CONFIG_SYS_DDR2_CS0_BNDS;
  124. ddr->cs1_bnds = CONFIG_SYS_DDR2_CS1_BNDS;
  125. ddr->cs2_bnds = CONFIG_SYS_DDR2_CS2_BNDS;
  126. ddr->cs3_bnds = CONFIG_SYS_DDR2_CS3_BNDS;
  127. ddr->cs0_config = CONFIG_SYS_DDR2_CS0_CONFIG;
  128. ddr->cs1_config = CONFIG_SYS_DDR2_CS1_CONFIG;
  129. ddr->cs2_config = CONFIG_SYS_DDR2_CS2_CONFIG;
  130. ddr->cs3_config = CONFIG_SYS_DDR2_CS3_CONFIG;
  131. ddr->timing_cfg_3 = CONFIG_SYS_DDR2_EXT_REFRESH;
  132. ddr->timing_cfg_0 = CONFIG_SYS_DDR2_TIMING_0;
  133. ddr->timing_cfg_1 = CONFIG_SYS_DDR2_TIMING_1;
  134. ddr->timing_cfg_2 = CONFIG_SYS_DDR2_TIMING_2;
  135. ddr->sdram_cfg = CONFIG_SYS_DDR2_CFG_1A;
  136. ddr->sdram_cfg_2 = CONFIG_SYS_DDR2_CFG_2;
  137. ddr->sdram_mode = CONFIG_SYS_DDR2_MODE_1;
  138. ddr->sdram_mode_2 = CONFIG_SYS_DDR2_MODE_2;
  139. ddr->sdram_mode_cntl = CONFIG_SYS_DDR2_MODE_CTL;
  140. ddr->sdram_interval = CONFIG_SYS_DDR2_INTERVAL;
  141. ddr->sdram_data_init = CONFIG_SYS_DDR2_DATA_INIT;
  142. ddr->sdram_clk_cntl = CONFIG_SYS_DDR2_CLK_CTRL;
  143. asm ("sync;isync");
  144. udelay (500);
  145. ddr->sdram_cfg = CONFIG_SYS_DDR2_CFG_1B;
  146. asm ("sync; isync");
  147. udelay (500);
  148. #endif
  149. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  150. }
  151. #endif /* !defined(CONFIG_SPD_EEPROM) */
  152. #if defined(CONFIG_PCI)
  153. /*
  154. * Initialize PCI Devices, report devices found.
  155. */
  156. #ifndef CONFIG_PCI_PNP
  157. static struct pci_config_table pci_fsl86xxads_config_table[] = {
  158. {PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  159. PCI_IDSEL_NUMBER, PCI_ANY_ID,
  160. pci_cfgfunc_config_device, {PCI_ENET0_IOADDR,
  161. PCI_ENET0_MEMADDR,
  162. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER}},
  163. {}
  164. };
  165. #endif
  166. static struct pci_controller pcie1_hose = {
  167. #ifndef CONFIG_PCI_PNP
  168. config_table:pci_mpc86xxcts_config_table
  169. #endif
  170. };
  171. #endif /* CONFIG_PCI */
  172. #ifdef CONFIG_PCIE2
  173. static struct pci_controller pcie2_hose;
  174. #endif /* CONFIG_PCIE2 */
  175. int first_free_busno = 0;
  176. void pci_init_board(void)
  177. {
  178. struct fsl_pci_info pci_info[2];
  179. volatile immap_t *immap = (immap_t *) CONFIG_SYS_CCSRBAR;
  180. volatile ccsr_gur_t *gur = &immap->im_gur;
  181. uint devdisr = in_be32(&gur->devdisr);
  182. uint io_sel = (gur->pordevsr & MPC8641_PORDEVSR_IO_SEL)
  183. >> MPC8641_PORDEVSR_IO_SEL_SHIFT;
  184. int pcie_ep;
  185. int num = 0;
  186. #ifdef CONFIG_PCIE1
  187. int pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_1, io_sel);
  188. if (pcie_configured && !(devdisr & MPC86xx_DEVDISR_PCIEX1)) {
  189. SET_STD_PCIE_INFO(pci_info[num], 1);
  190. pcie_ep = fsl_setup_hose(&pcie1_hose, pci_info[num].regs);
  191. printf(" PCIE1 connected as %s (base addr %lx)\n",
  192. pcie_ep ? "Endpoint" : "Root Complex",
  193. pci_info[num].regs);
  194. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  195. &pcie1_hose, first_free_busno);
  196. } else {
  197. puts(" PCIE1: disabled\n");
  198. }
  199. #else
  200. puts(" PCIE1: disabled\n");
  201. #endif /* CONFIG_PCIE1 */
  202. #ifdef CONFIG_PCIE2
  203. SET_STD_PCIE_INFO(pci_info[num], 2);
  204. pcie_ep = fsl_setup_hose(&pcie2_hose, pci_info[num].regs);
  205. printf(" PCIE2 connected as %s (base addr %lx)\n",
  206. pcie_ep ? "Endpoint" : "Root Complex",
  207. pci_info[num].regs);
  208. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  209. &pcie2_hose, first_free_busno);
  210. #else
  211. puts(" PCIE2: disabled\n");
  212. #endif /* CONFIG_PCIE2 */
  213. }
  214. #if defined(CONFIG_OF_BOARD_SETUP)
  215. void ft_board_setup (void *blob, bd_t *bd)
  216. {
  217. ft_cpu_setup(blob, bd);
  218. FT_FSL_PCI_SETUP;
  219. }
  220. #endif
  221. void sbc8641d_reset_board (void)
  222. {
  223. puts ("Resetting board....\n");
  224. }
  225. /*
  226. * get_board_sys_clk
  227. * Clock is fixed at 1GHz on this board. Used for CONFIG_SYS_CLK_FREQ
  228. */
  229. unsigned long get_board_sys_clk (ulong dummy)
  230. {
  231. int i;
  232. ulong val = 0;
  233. i = 5;
  234. i &= 0x07;
  235. switch (i) {
  236. case 0:
  237. val = 33000000;
  238. break;
  239. case 1:
  240. val = 40000000;
  241. break;
  242. case 2:
  243. val = 50000000;
  244. break;
  245. case 3:
  246. val = 66000000;
  247. break;
  248. case 4:
  249. val = 83000000;
  250. break;
  251. case 5:
  252. val = 100000000;
  253. break;
  254. case 6:
  255. val = 134000000;
  256. break;
  257. case 7:
  258. val = 166000000;
  259. break;
  260. }
  261. return val;
  262. }
  263. void board_reset(void)
  264. {
  265. #ifdef CONFIG_SYS_RESET_ADDRESS
  266. ulong addr = CONFIG_SYS_RESET_ADDRESS;
  267. /* flush and disable I/D cache */
  268. __asm__ __volatile__ ("mfspr 3, 1008" ::: "r3");
  269. __asm__ __volatile__ ("ori 5, 5, 0xcc00" ::: "r5");
  270. __asm__ __volatile__ ("ori 4, 3, 0xc00" ::: "r4");
  271. __asm__ __volatile__ ("andc 5, 3, 5" ::: "r5");
  272. __asm__ __volatile__ ("sync");
  273. __asm__ __volatile__ ("mtspr 1008, 4");
  274. __asm__ __volatile__ ("isync");
  275. __asm__ __volatile__ ("sync");
  276. __asm__ __volatile__ ("mtspr 1008, 5");
  277. __asm__ __volatile__ ("isync");
  278. __asm__ __volatile__ ("sync");
  279. /*
  280. * SRR0 has system reset vector, SRR1 has default MSR value
  281. * rfi restores MSR from SRR1 and sets the PC to the SRR0 value
  282. */
  283. __asm__ __volatile__ ("mtspr 26, %0" :: "r" (addr));
  284. __asm__ __volatile__ ("li 4, (1 << 6)" ::: "r4");
  285. __asm__ __volatile__ ("mtspr 27, 4");
  286. __asm__ __volatile__ ("rfi");
  287. #endif
  288. }
  289. #ifdef CONFIG_MP
  290. extern void cpu_mp_lmb_reserve(struct lmb *lmb);
  291. void board_lmb_reserve(struct lmb *lmb)
  292. {
  293. cpu_mp_lmb_reserve(lmb);
  294. }
  295. #endif