p2020ds.c 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. /*
  2. * Copyright 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <asm/fsl_serdes.h>
  33. #include <miiphy.h>
  34. #include <libfdt.h>
  35. #include <fdt_support.h>
  36. #include <tsec.h>
  37. #include <asm/fsl_law.h>
  38. #include <netdev.h>
  39. #include "../common/ngpixis.h"
  40. #include "../common/sgmii_riser.h"
  41. DECLARE_GLOBAL_DATA_PTR;
  42. int board_early_init_f(void)
  43. {
  44. #ifdef CONFIG_MMC
  45. ccsr_gur_t *gur = (ccsr_gur_t *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  46. setbits_be32(&gur->pmuxcr,
  47. (MPC85xx_PMUXCR_SDHC_CD |
  48. MPC85xx_PMUXCR_SDHC_WP));
  49. #endif
  50. return 0;
  51. }
  52. int checkboard(void)
  53. {
  54. u8 sw;
  55. puts("Board: P2020DS ");
  56. #ifdef CONFIG_PHYS_64BIT
  57. puts("(36-bit addrmap) ");
  58. #endif
  59. printf("Sys ID: 0x%02x, Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  60. in_8(&pixis->id), in_8(&pixis->arch), in_8(&pixis->scver));
  61. sw = in_8(&PIXIS_SW(PIXIS_LBMAP_SWITCH));
  62. sw = (sw & PIXIS_LBMAP_MASK) >> PIXIS_LBMAP_SHIFT;
  63. if (sw < 0x8)
  64. /* The lower two bits are the actual vbank number */
  65. printf("vBank: %d\n", sw & 3);
  66. else
  67. puts("Promjet\n");
  68. return 0;
  69. }
  70. #if !defined(CONFIG_DDR_SPD)
  71. /*
  72. * Fixed sdram init -- doesn't use serial presence detect.
  73. */
  74. phys_size_t fixed_sdram(void)
  75. {
  76. volatile ccsr_ddr_t *ddr = (ccsr_ddr_t *)CONFIG_SYS_MPC85xx_DDR_ADDR;
  77. uint d_init;
  78. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  79. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  80. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  81. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  82. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  83. ddr->sdram_md_cntl = CONFIG_SYS_DDR_MODE_CTRL;
  84. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  85. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  86. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  87. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  88. ddr->ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CNTL;
  89. ddr->ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CNTL;
  90. ddr->ddr_cdr1 = CONFIG_SYS_DDR_CDR1;
  91. ddr->timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4;
  92. ddr->timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5;
  93. if (!strcmp("performance", getenv("perf_mode"))) {
  94. /* Performance Mode Values */
  95. ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG_PERF;
  96. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS_PERF;
  97. ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS_PERF;
  98. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_PERF;
  99. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_PERF;
  100. asm("sync;isync");
  101. udelay(500);
  102. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL_PERF;
  103. } else {
  104. /* Stable Mode Values */
  105. ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG;
  106. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  107. ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS;
  108. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  109. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  110. /* ECC will be assumed in stable mode */
  111. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  112. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  113. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  114. asm("sync;isync");
  115. udelay(500);
  116. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  117. }
  118. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  119. d_init = 1;
  120. debug("DDR - 1st controller: memory initializing\n");
  121. /*
  122. * Poll until memory is initialized.
  123. * 512 Meg at 400 might hit this 200 times or so.
  124. */
  125. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0)
  126. udelay(1000);
  127. debug("DDR: memory initialized\n\n");
  128. asm("sync; isync");
  129. udelay(500);
  130. #endif
  131. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  132. CONFIG_SYS_SDRAM_SIZE * 1024 * 1024,
  133. LAW_TRGT_IF_DDR) < 0) {
  134. printf("ERROR setting Local Access Windows for DDR\n");
  135. return 0;
  136. };
  137. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  138. }
  139. #endif
  140. #ifdef CONFIG_PCI
  141. void pci_init_board(void)
  142. {
  143. fsl_pcie_init_board(0);
  144. }
  145. #endif
  146. int board_early_init_r(void)
  147. {
  148. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  149. const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
  150. /*
  151. * Remap Boot flash + PROMJET region to caching-inhibited
  152. * so that flash can be erased properly.
  153. */
  154. /* Flush d-cache and invalidate i-cache of any FLASH data */
  155. flush_dcache();
  156. invalidate_icache();
  157. /* invalidate existing TLB entry for flash + promjet */
  158. disable_tlb(flash_esel);
  159. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
  160. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  161. 0, flash_esel, BOOKE_PAGESZ_256M, 1);
  162. return 0;
  163. }
  164. #ifdef CONFIG_TSEC_ENET
  165. int board_eth_init(bd_t *bis)
  166. {
  167. struct tsec_info_struct tsec_info[4];
  168. int num = 0;
  169. #ifdef CONFIG_TSEC1
  170. SET_STD_TSEC_INFO(tsec_info[num], 1);
  171. num++;
  172. #endif
  173. #ifdef CONFIG_TSEC2
  174. SET_STD_TSEC_INFO(tsec_info[num], 2);
  175. if (is_serdes_configured(SGMII_TSEC2)) {
  176. puts("eTSEC2 is in sgmii mode.\n");
  177. tsec_info[num].flags |= TSEC_SGMII;
  178. }
  179. num++;
  180. #endif
  181. #ifdef CONFIG_TSEC3
  182. SET_STD_TSEC_INFO(tsec_info[num], 3);
  183. if (is_serdes_configured(SGMII_TSEC3)) {
  184. puts("eTSEC3 is in sgmii mode.\n");
  185. tsec_info[num].flags |= TSEC_SGMII;
  186. }
  187. num++;
  188. #endif
  189. if (!num) {
  190. printf("No TSECs initialized\n");
  191. return 0;
  192. }
  193. #ifdef CONFIG_FSL_SGMII_RISER
  194. fsl_sgmii_riser_init(tsec_info, num);
  195. #endif
  196. tsec_eth_init(bis, tsec_info, num);
  197. return pci_eth_init(bis);
  198. }
  199. #endif
  200. #if defined(CONFIG_OF_BOARD_SETUP)
  201. void ft_board_setup(void *blob, bd_t *bd)
  202. {
  203. phys_addr_t base;
  204. phys_size_t size;
  205. ft_cpu_setup(blob, bd);
  206. base = getenv_bootm_low();
  207. size = getenv_bootm_size();
  208. fdt_fixup_memory(blob, (u64)base, (u64)size);
  209. FT_FSL_PCI_SETUP;
  210. #ifdef CONFIG_FSL_SGMII_RISER
  211. fsl_sgmii_riser_fdt_fixup(blob);
  212. #endif
  213. }
  214. #endif