fsl_ifc.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957
  1. /*
  2. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  3. * Author: Dipen Dudhat <dipen.dudhat@freescale.com>
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. #ifndef __ASM_PPC_FSL_IFC_H
  21. #define __ASM_PPC_FSL_IFC_H
  22. #include <config.h>
  23. #include <common.h>
  24. /*
  25. * CSPR - Chip Select Property Register
  26. */
  27. #define CSPR_BA 0xFFFF0000
  28. #define CSPR_BA_SHIFT 16
  29. #define CSPR_PORT_SIZE 0x00000180
  30. #define CSPR_PORT_SIZE_SHIFT 7
  31. /* Port Size 8 bit */
  32. #define CSPR_PORT_SIZE_8 0x00000080
  33. /* Port Size 16 bit */
  34. #define CSPR_PORT_SIZE_16 0x00000100
  35. /* Port Size 32 bit */
  36. #define CSPR_PORT_SIZE_32 0x00000180
  37. /* Write Protect */
  38. #define CSPR_WP 0x00000040
  39. #define CSPR_WP_SHIFT 6
  40. /* Machine Select */
  41. #define CSPR_MSEL 0x00000006
  42. #define CSPR_MSEL_SHIFT 1
  43. /* NOR */
  44. #define CSPR_MSEL_NOR 0x00000000
  45. /* NAND */
  46. #define CSPR_MSEL_NAND 0x00000002
  47. /* GPCM */
  48. #define CSPR_MSEL_GPCM 0x00000004
  49. /* Bank Valid */
  50. #define CSPR_V 0x00000001
  51. #define CSPR_V_SHIFT 0
  52. /* Convert an address into the right format for the CSPR Registers */
  53. #define CSPR_PHYS_ADDR(x) (((uint64_t)x) & 0xffff0000)
  54. /*
  55. * Address Mask Register
  56. */
  57. #define IFC_AMASK_MASK 0xFFFF0000
  58. #define IFC_AMASK_SHIFT 16
  59. #define IFC_AMASK(n) (IFC_AMASK_MASK << \
  60. (__ilog2(n) - IFC_AMASK_SHIFT))
  61. /*
  62. * Chip Select Option Register IFC_NAND Machine
  63. */
  64. /* Enable ECC Encoder */
  65. #define CSOR_NAND_ECC_ENC_EN 0x80000000
  66. /* 4 bit correction per 520 Byte sector */
  67. #define CSOR_NAND_ECC_MODE_4 0x00000000
  68. /* 8 bit correction per 528 Byte sector */
  69. #define CSOR_NAND_ECC_MODE_8 0x10000000
  70. /* Enable ECC Decoder */
  71. #define CSOR_NAND_ECC_DEC_EN 0x04000000
  72. /* Row Address Length */
  73. #define CSOR_NAND_RAL_MASK 0x01800000
  74. #define CSOR_NAND_RAL_SHIFT 20
  75. #define CSOR_NAND_RAL_1 0x00000000
  76. #define CSOR_NAND_RAL_2 0x00800000
  77. #define CSOR_NAND_RAL_3 0x01000000
  78. #define CSOR_NAND_RAL_4 0x01800000
  79. /* Page Size 512b, 2k, 4k */
  80. #define CSOR_NAND_PGS_MASK 0x00180000
  81. #define CSOR_NAND_PGS_SHIFT 16
  82. #define CSOR_NAND_PGS_512 0x00000000
  83. #define CSOR_NAND_PGS_2K 0x00080000
  84. #define CSOR_NAND_PGS_4K 0x00100000
  85. /* Spare region Size */
  86. #define CSOR_NAND_SPRZ_MASK 0x0000E000
  87. #define CSOR_NAND_SPRZ_SHIFT 13
  88. #define CSOR_NAND_SPRZ_16 0x00000000
  89. #define CSOR_NAND_SPRZ_64 0x00002000
  90. #define CSOR_NAND_SPRZ_128 0x00004000
  91. #define CSOR_NAND_SPRZ_210 0x00006000
  92. #define CSOR_NAND_SPRZ_218 0x00008000
  93. #define CSOR_NAND_SPRZ_224 0x0000A000
  94. /* Pages Per Block */
  95. #define CSOR_NAND_PB_MASK 0x00000700
  96. #define CSOR_NAND_PB_SHIFT 8
  97. #define CSOR_NAND_PB(n) ((__ilog2(n) - 5) << CSOR_NAND_PB_SHIFT)
  98. /* Time for Read Enable High to Output High Impedance */
  99. #define CSOR_NAND_TRHZ_MASK 0x0000001C
  100. #define CSOR_NAND_TRHZ_SHIFT 2
  101. #define CSOR_NAND_TRHZ_20 0x00000000
  102. #define CSOR_NAND_TRHZ_40 0x00000004
  103. #define CSOR_NAND_TRHZ_60 0x00000008
  104. #define CSOR_NAND_TRHZ_80 0x0000000C
  105. #define CSOR_NAND_TRHZ_100 0x00000010
  106. /* Buffer control disable */
  107. #define CSOR_NAND_BCTLD 0x00000001
  108. /*
  109. * Chip Select Option Register - NOR Flash Mode
  110. */
  111. /* Enable Address shift Mode */
  112. #define CSOR_NOR_ADM_SHFT_MODE_EN 0x80000000
  113. /* Page Read Enable from NOR device */
  114. #define CSOR_NOR_PGRD_EN 0x10000000
  115. /* AVD Toggle Enable during Burst Program */
  116. #define CSOR_NOR_AVD_TGL_PGM_EN 0x01000000
  117. /* Address Data Multiplexing Shift */
  118. #define CSOR_NOR_ADM_MASK 0x0003E000
  119. #define CSOR_NOR_ADM_SHIFT_SHIFT 13
  120. #define CSOR_NOR_ADM_SHIFT(n) ((n) << CSOR_NOR_ADM_SHIFT_SHIFT)
  121. /* Type of the NOR device hooked */
  122. #define CSOR_NOR_NOR_MODE_AYSNC_NOR 0x00000000
  123. #define CSOR_NOR_NOR_MODE_AVD_NOR 0x00000020
  124. /* Time for Read Enable High to Output High Impedance */
  125. #define CSOR_NOR_TRHZ_MASK 0x0000001C
  126. #define CSOR_NOR_TRHZ_SHIFT 2
  127. #define CSOR_NOR_TRHZ_20 0x00000000
  128. #define CSOR_NOR_TRHZ_40 0x00000004
  129. #define CSOR_NOR_TRHZ_60 0x00000008
  130. #define CSOR_NOR_TRHZ_80 0x0000000C
  131. #define CSOR_NOR_TRHZ_100 0x00000010
  132. /* Buffer control disable */
  133. #define CSOR_NOR_BCTLD 0x00000001
  134. /*
  135. * Chip Select Option Register - GPCM Mode
  136. */
  137. /* GPCM Mode - Normal */
  138. #define CSOR_GPCM_GPMODE_NORMAL 0x00000000
  139. /* GPCM Mode - GenericASIC */
  140. #define CSOR_GPCM_GPMODE_ASIC 0x80000000
  141. /* Parity Mode odd/even */
  142. #define CSOR_GPCM_PARITY_EVEN 0x40000000
  143. /* Parity Checking enable/disable */
  144. #define CSOR_GPCM_PAR_EN 0x20000000
  145. /* GPCM Timeout Count */
  146. #define CSOR_GPCM_GPTO_MASK 0x0F000000
  147. #define CSOR_GPCM_GPTO_SHIFT 24
  148. #define CSOR_GPCM_GPTO(n) ((__ilog2(n) - 8) << CSOR_GPCM_GPTO_SHIFT)
  149. /* GPCM External Access Termination mode for read access */
  150. #define CSOR_GPCM_RGETA_EXT 0x00080000
  151. /* GPCM External Access Termination mode for write access */
  152. #define CSOR_GPCM_WGETA_EXT 0x00040000
  153. /* Address Data Multiplexing Shift */
  154. #define CSOR_GPCM_ADM_MASK 0x0003E000
  155. #define CSOR_GPCM_ADM_SHIFT_SHIFT 13
  156. #define CSOR_GPCM_ADM_SHIFT(n) ((n) << CSOR_GPCM_ADM_SHIFT_SHIFT)
  157. /* Generic ASIC Parity error indication delay */
  158. #define CSOR_GPCM_GAPERRD_MASK 0x00000180
  159. #define CSOR_GPCM_GAPERRD_SHIFT 7
  160. #define CSOR_GPCM_GAPERRD(n) (((n) - 1) << CSOR_GPCM_GAPERRD_SHIFT)
  161. /* Time for Read Enable High to Output High Impedance */
  162. #define CSOR_GPCM_TRHZ_MASK 0x0000001C
  163. #define CSOR_GPCM_TRHZ_20 0x00000000
  164. #define CSOR_GPCM_TRHZ_40 0x00000004
  165. #define CSOR_GPCM_TRHZ_60 0x00000008
  166. #define CSOR_GPCM_TRHZ_80 0x0000000C
  167. #define CSOR_GPCM_TRHZ_100 0x00000010
  168. /* Buffer control disable */
  169. #define CSOR_GPCM_BCTLD 0x00000001
  170. /*
  171. * Flash Timing Registers (FTIM0 - FTIM2_CSn)
  172. */
  173. /*
  174. * FTIM0 - NAND Flash Mode
  175. */
  176. #define FTIM0_NAND 0x7EFF3F3F
  177. #define FTIM0_NAND_TCCST_SHIFT 25
  178. #define FTIM0_NAND_TCCST(n) ((n) << FTIM0_NAND_TCCST_SHIFT)
  179. #define FTIM0_NAND_TWP_SHIFT 16
  180. #define FTIM0_NAND_TWP(n) ((n) << FTIM0_NAND_TWP_SHIFT)
  181. #define FTIM0_NAND_TWCHT_SHIFT 8
  182. #define FTIM0_NAND_TWCHT(n) ((n) << FTIM0_NAND_TWCHT_SHIFT)
  183. #define FTIM0_NAND_TWH_SHIFT 0
  184. #define FTIM0_NAND_TWH(n) ((n) << FTIM0_NAND_TWH_SHIFT)
  185. /*
  186. * FTIM1 - NAND Flash Mode
  187. */
  188. #define FTIM1_NAND 0xFFFF3FFF
  189. #define FTIM1_NAND_TADLE_SHIFT 24
  190. #define FTIM1_NAND_TADLE(n) ((n) << FTIM1_NAND_TADLE_SHIFT)
  191. #define FTIM1_NAND_TWBE_SHIFT 16
  192. #define FTIM1_NAND_TWBE(n) ((n) << FTIM1_NAND_TWBE_SHIFT)
  193. #define FTIM1_NAND_TRR_SHIFT 8
  194. #define FTIM1_NAND_TRR(n) ((n) << FTIM1_NAND_TRR_SHIFT)
  195. #define FTIM1_NAND_TRP_SHIFT 0
  196. #define FTIM1_NAND_TRP(n) ((n) << FTIM1_NAND_TRP_SHIFT)
  197. /*
  198. * FTIM2 - NAND Flash Mode
  199. */
  200. #define FTIM2_NAND 0x1FE1F8FF
  201. #define FTIM2_NAND_TRAD_SHIFT 21
  202. #define FTIM2_NAND_TRAD(n) ((n) << FTIM2_NAND_TRAD_SHIFT)
  203. #define FTIM2_NAND_TREH_SHIFT 11
  204. #define FTIM2_NAND_TREH(n) ((n) << FTIM2_NAND_TREH_SHIFT)
  205. #define FTIM2_NAND_TWHRE_SHIFT 0
  206. #define FTIM2_NAND_TWHRE(n) ((n) << FTIM2_NAND_TWHRE_SHIFT)
  207. /*
  208. * FTIM3 - NAND Flash Mode
  209. */
  210. #define FTIM3_NAND 0xFF000000
  211. #define FTIM3_NAND_TWW_SHIFT 24
  212. #define FTIM3_NAND_TWW(n) ((n) << FTIM3_NAND_TWW_SHIFT)
  213. /*
  214. * FTIM0 - NOR Flash Mode
  215. */
  216. #define FTIM0_NOR 0xF03F3F3F
  217. #define FTIM0_NOR_TACSE_SHIFT 28
  218. #define FTIM0_NOR_TACSE(n) ((n) << FTIM0_NOR_TACSE_SHIFT)
  219. #define FTIM0_NOR_TEADC_SHIFT 16
  220. #define FTIM0_NOR_TEADC(n) ((n) << FTIM0_NOR_TEADC_SHIFT)
  221. #define FTIM0_NOR_TAVDS_SHIFT 8
  222. #define FTIM0_NOR_TAVDS(n) ((n) << FTIM0_NOR_TAVDS_SHIFT)
  223. #define FTIM0_NOR_TEAHC_SHIFT 0
  224. #define FTIM0_NOR_TEAHC(n) ((n) << FTIM0_NOR_TEAHC_SHIFT)
  225. /*
  226. * FTIM1 - NOR Flash Mode
  227. */
  228. #define FTIM1_NOR 0xFF003F3F
  229. #define FTIM1_NOR_TACO_SHIFT 24
  230. #define FTIM1_NOR_TACO(n) ((n) << FTIM1_NOR_TACO_SHIFT)
  231. #define FTIM1_NOR_TRAD_NOR_SHIFT 8
  232. #define FTIM1_NOR_TRAD_NOR(n) ((n) << FTIM1_NOR_TRAD_NOR_SHIFT)
  233. #define FTIM1_NOR_TSEQRAD_NOR_SHIFT 0
  234. #define FTIM1_NOR_TSEQRAD_NOR(n) ((n) << FTIM1_NOR_TSEQRAD_NOR_SHIFT)
  235. /*
  236. * FTIM2 - NOR Flash Mode
  237. */
  238. #define FTIM2_NOR 0x0F3CFCFF
  239. #define FTIM2_NOR_TCS_SHIFT 24
  240. #define FTIM2_NOR_TCS(n) ((n) << FTIM2_NOR_TCS_SHIFT)
  241. #define FTIM2_NOR_TCH_SHIFT 18
  242. #define FTIM2_NOR_TCH(n) ((n) << FTIM2_NOR_TCH_SHIFT)
  243. #define FTIM2_NOR_TWPH_SHIFT 10
  244. #define FTIM2_NOR_TWPH(n) ((n) << FTIM2_NOR_TWPH_SHIFT)
  245. #define FTIM2_NOR_TWP_SHIFT 0
  246. #define FTIM2_NOR_TWP(n) ((n) << FTIM2_NOR_TWP_SHIFT)
  247. /*
  248. * FTIM0 - Normal GPCM Mode
  249. */
  250. #define FTIM0_GPCM 0xF03F3F3F
  251. #define FTIM0_GPCM_TACSE_SHIFT 28
  252. #define FTIM0_GPCM_TACSE(n) ((n) << FTIM0_GPCM_TACSE_SHIFT)
  253. #define FTIM0_GPCM_TEADC_SHIFT 16
  254. #define FTIM0_GPCM_TEADC(n) ((n) << FTIM0_GPCM_TEADC_SHIFT)
  255. #define FTIM0_GPCM_TAVDS_SHIFT 8
  256. #define FTIM0_GPCM_TAVDS(n) ((n) << FTIM0_GPCM_TAVDS_SHIFT)
  257. #define FTIM0_GPCM_TEAHC_SHIFT 0
  258. #define FTIM0_GPCM_TEAHC(n) ((n) << FTIM0_GPCM_TEAHC_SHIFT)
  259. /*
  260. * FTIM1 - Normal GPCM Mode
  261. */
  262. #define FTIM1_GPCM 0xFF003F00
  263. #define FTIM1_GPCM_TACO_SHIFT 24
  264. #define FTIM1_GPCM_TACO(n) ((n) << FTIM1_GPCM_TACO_SHIFT)
  265. #define FTIM1_GPCM_TRAD_SHIFT 8
  266. #define FTIM1_GPCM_TRAD(n) ((n) << FTIM1_GPCM_TRAD_SHIFT)
  267. /*
  268. * FTIM2 - Normal GPCM Mode
  269. */
  270. #define FTIM2_GPCM 0x0F3C00FF
  271. #define FTIM2_GPCM_TCS_SHIFT 24
  272. #define FTIM2_GPCM_TCS(n) ((n) << FTIM2_GPCM_TCS_SHIFT)
  273. #define FTIM2_GPCM_TCH_SHIFT 18
  274. #define FTIM2_GPCM_TCH(n) ((n) << FTIM2_GPCM_TCH_SHIFT)
  275. #define FTIM2_GPCM_TWP_SHIFT 0
  276. #define FTIM2_GPCM_TWP(n) ((n) << FTIM2_GPCM_TWP_SHIFT)
  277. /*
  278. * Ready Busy Status Register (RB_STAT)
  279. */
  280. /* CSn is READY */
  281. #define IFC_RB_STAT_READY_CS0 0x80000000
  282. #define IFC_RB_STAT_READY_CS1 0x40000000
  283. #define IFC_RB_STAT_READY_CS2 0x20000000
  284. #define IFC_RB_STAT_READY_CS3 0x10000000
  285. /*
  286. * General Control Register (GCR)
  287. */
  288. #define IFC_GCR_MASK 0x8000F800
  289. /* reset all IFC hardware */
  290. #define IFC_GCR_SOFT_RST_ALL 0x80000000
  291. /* Turnaroud Time of external buffer */
  292. #define IFC_GCR_TBCTL_TRN_TIME 0x0000F800
  293. #define IFC_GCR_TBCTL_TRN_TIME_SHIFT 11
  294. /*
  295. * Common Event and Error Status Register (CM_EVTER_STAT)
  296. */
  297. /* Chip select error */
  298. #define IFC_CM_EVTER_STAT_CSER 0x80000000
  299. /*
  300. * Common Event and Error Enable Register (CM_EVTER_EN)
  301. */
  302. /* Chip select error checking enable */
  303. #define IFC_CM_EVTER_EN_CSEREN 0x80000000
  304. /*
  305. * Common Event and Error Interrupt Enable Register (CM_EVTER_INTR_EN)
  306. */
  307. /* Chip select error interrupt enable */
  308. #define IFC_CM_EVTER_INTR_EN_CSERIREN 0x80000000
  309. /*
  310. * Common Transfer Error Attribute Register-0 (CM_ERATTR0)
  311. */
  312. /* transaction type of error Read/Write */
  313. #define IFC_CM_ERATTR0_ERTYP_READ 0x80000000
  314. #define IFC_CM_ERATTR0_ERAID 0x0FF00000
  315. #define IFC_CM_ERATTR0_ESRCID 0x0000FF00
  316. /*
  317. * Clock Control Register (CCR)
  318. */
  319. #define IFC_CCR_MASK 0x0F0F8800
  320. /* Clock division ratio */
  321. #define IFC_CCR_CLK_DIV_MASK 0x0F000000
  322. #define IFC_CCR_CLK_DIV_SHIFT 24
  323. #define IFC_CCR_CLK_DIV(n) ((n-1) << IFC_CCR_CLK_DIV_SHIFT)
  324. /* IFC Clock Delay */
  325. #define IFC_CCR_CLK_DLY_MASK 0x000F0000
  326. #define IFC_CCR_CLK_DLY_SHIFT 16
  327. #define IFC_CCR_CLK_DLY(n) ((n) << IFC_CCR_CLK_DLY_SHIFT)
  328. /* Invert IFC clock before sending out */
  329. #define IFC_CCR_INV_CLK_EN 0x00008000
  330. /* Fedback IFC Clock */
  331. #define IFC_CCR_FB_IFC_CLK_SEL 0x00000800
  332. /*
  333. * Clock Status Register (CSR)
  334. */
  335. /* Clk is stable */
  336. #define IFC_CSR_CLK_STAT_STABLE 0x80000000
  337. /*
  338. * IFC_NAND Machine Specific Registers
  339. */
  340. /*
  341. * NAND Configuration Register (NCFGR)
  342. */
  343. /* Auto Boot Mode */
  344. #define IFC_NAND_NCFGR_BOOT 0x80000000
  345. /* Addressing Mode-ROW0+n/COL0 */
  346. #define IFC_NAND_NCFGR_ADDR_MODE_RC0 0x00000000
  347. /* Addressing Mode-ROW0+n/COL0+n */
  348. #define IFC_NAND_NCFGR_ADDR_MODE_RC1 0x00400000
  349. /* Number of loop iterations of FIR sequences for multi page operations */
  350. #define IFC_NAND_NCFGR_NUM_LOOP_MASK 0x0000F000
  351. #define IFC_NAND_NCFGR_NUM_LOOP_SHIFT 12
  352. #define IFC_NAND_NCFGR_NUM_LOOP(n) ((n) << IFC_NAND_NCFGR_NUM_LOOP_SHIFT)
  353. /* Number of wait cycles */
  354. #define IFC_NAND_NCFGR_NUM_WAIT_MASK 0x000000FF
  355. #define IFC_NAND_NCFGR_NUM_WAIT_SHIFT 0
  356. /*
  357. * NAND Flash Command Registers (NAND_FCR0/NAND_FCR1)
  358. */
  359. /* General purpose FCM flash command bytes CMD0-CMD7 */
  360. #define IFC_NAND_FCR0_CMD0 0xFF000000
  361. #define IFC_NAND_FCR0_CMD0_SHIFT 24
  362. #define IFC_NAND_FCR0_CMD1 0x00FF0000
  363. #define IFC_NAND_FCR0_CMD1_SHIFT 16
  364. #define IFC_NAND_FCR0_CMD2 0x0000FF00
  365. #define IFC_NAND_FCR0_CMD2_SHIFT 8
  366. #define IFC_NAND_FCR0_CMD3 0x000000FF
  367. #define IFC_NAND_FCR0_CMD3_SHIFT 0
  368. #define IFC_NAND_FCR1_CMD4 0xFF000000
  369. #define IFC_NAND_FCR1_CMD4_SHIFT 24
  370. #define IFC_NAND_FCR1_CMD5 0x00FF0000
  371. #define IFC_NAND_FCR1_CMD5_SHIFT 16
  372. #define IFC_NAND_FCR1_CMD6 0x0000FF00
  373. #define IFC_NAND_FCR1_CMD6_SHIFT 8
  374. #define IFC_NAND_FCR1_CMD7 0x000000FF
  375. #define IFC_NAND_FCR1_CMD7_SHIFT 0
  376. /*
  377. * Flash ROW and COL Address Register (ROWn, COLn)
  378. */
  379. /* Main/spare region locator */
  380. #define IFC_NAND_COL_MS 0x80000000
  381. /* Column Address */
  382. #define IFC_NAND_COL_CA_MASK 0x00000FFF
  383. /*
  384. * NAND Flash Byte Count Register (NAND_BC)
  385. */
  386. /* Byte Count for read/Write */
  387. #define IFC_NAND_BC 0x000001FF
  388. /*
  389. * NAND Flash Instruction Registers (NAND_FIR0/NAND_FIR1/NAND_FIR2)
  390. */
  391. /* NAND Machine specific opcodes OP0-OP14*/
  392. #define IFC_NAND_FIR0_OP0 0xFC000000
  393. #define IFC_NAND_FIR0_OP0_SHIFT 26
  394. #define IFC_NAND_FIR0_OP1 0x03F00000
  395. #define IFC_NAND_FIR0_OP1_SHIFT 20
  396. #define IFC_NAND_FIR0_OP2 0x000FC000
  397. #define IFC_NAND_FIR0_OP2_SHIFT 14
  398. #define IFC_NAND_FIR0_OP3 0x00003F00
  399. #define IFC_NAND_FIR0_OP3_SHIFT 8
  400. #define IFC_NAND_FIR0_OP4 0x000000FC
  401. #define IFC_NAND_FIR0_OP4_SHIFT 2
  402. #define IFC_NAND_FIR1_OP5 0xFC000000
  403. #define IFC_NAND_FIR1_OP5_SHIFT 26
  404. #define IFC_NAND_FIR1_OP6 0x03F00000
  405. #define IFC_NAND_FIR1_OP6_SHIFT 20
  406. #define IFC_NAND_FIR1_OP7 0x000FC000
  407. #define IFC_NAND_FIR1_OP7_SHIFT 14
  408. #define IFC_NAND_FIR1_OP8 0x00003F00
  409. #define IFC_NAND_FIR1_OP8_SHIFT 8
  410. #define IFC_NAND_FIR1_OP9 0x000000FC
  411. #define IFC_NAND_FIR1_OP9_SHIFT 2
  412. #define IFC_NAND_FIR2_OP10 0xFC000000
  413. #define IFC_NAND_FIR2_OP10_SHIFT 26
  414. #define IFC_NAND_FIR2_OP11 0x03F00000
  415. #define IFC_NAND_FIR2_OP11_SHIFT 20
  416. #define IFC_NAND_FIR2_OP12 0x000FC000
  417. #define IFC_NAND_FIR2_OP12_SHIFT 14
  418. #define IFC_NAND_FIR2_OP13 0x00003F00
  419. #define IFC_NAND_FIR2_OP13_SHIFT 8
  420. #define IFC_NAND_FIR2_OP14 0x000000FC
  421. #define IFC_NAND_FIR2_OP14_SHIFT 2
  422. /*
  423. * Instruction opcodes to be programmed
  424. * in FIR registers- 6bits
  425. */
  426. enum ifc_nand_fir_opcodes {
  427. IFC_FIR_OP_NOP,
  428. IFC_FIR_OP_CA0,
  429. IFC_FIR_OP_CA1,
  430. IFC_FIR_OP_CA2,
  431. IFC_FIR_OP_CA3,
  432. IFC_FIR_OP_RA0,
  433. IFC_FIR_OP_RA1,
  434. IFC_FIR_OP_RA2,
  435. IFC_FIR_OP_RA3,
  436. IFC_FIR_OP_CMD0,
  437. IFC_FIR_OP_CMD1,
  438. IFC_FIR_OP_CMD2,
  439. IFC_FIR_OP_CMD3,
  440. IFC_FIR_OP_CMD4,
  441. IFC_FIR_OP_CMD5,
  442. IFC_FIR_OP_CMD6,
  443. IFC_FIR_OP_CMD7,
  444. IFC_FIR_OP_CW0,
  445. IFC_FIR_OP_CW1,
  446. IFC_FIR_OP_CW2,
  447. IFC_FIR_OP_CW3,
  448. IFC_FIR_OP_CW4,
  449. IFC_FIR_OP_CW5,
  450. IFC_FIR_OP_CW6,
  451. IFC_FIR_OP_CW7,
  452. IFC_FIR_OP_WBCD,
  453. IFC_FIR_OP_RBCD,
  454. IFC_FIR_OP_BTRD,
  455. IFC_FIR_OP_RDSTAT,
  456. IFC_FIR_OP_NWAIT,
  457. IFC_FIR_OP_WFR,
  458. IFC_FIR_OP_SBRD,
  459. IFC_FIR_OP_UA,
  460. IFC_FIR_OP_RB,
  461. };
  462. /*
  463. * NAND Chip Select Register (NAND_CSEL)
  464. */
  465. #define IFC_NAND_CSEL 0x0C000000
  466. #define IFC_NAND_CSEL_SHIFT 26
  467. #define IFC_NAND_CSEL_CS0 0x00000000
  468. #define IFC_NAND_CSEL_CS1 0x04000000
  469. #define IFC_NAND_CSEL_CS2 0x08000000
  470. #define IFC_NAND_CSEL_CS3 0x0C000000
  471. /*
  472. * NAND Operation Sequence Start (NANDSEQ_STRT)
  473. */
  474. /* NAND Flash Operation Start */
  475. #define IFC_NAND_SEQ_STRT_FIR_STRT 0x80000000
  476. /* Automatic Erase */
  477. #define IFC_NAND_SEQ_STRT_AUTO_ERS 0x00800000
  478. /* Automatic Program */
  479. #define IFC_NAND_SEQ_STRT_AUTO_PGM 0x00100000
  480. /* Automatic Copyback */
  481. #define IFC_NAND_SEQ_STRT_AUTO_CPB 0x00020000
  482. /* Automatic Read Operation */
  483. #define IFC_NAND_SEQ_STRT_AUTO_RD 0x00004000
  484. /* Automatic Status Read */
  485. #define IFC_NAND_SEQ_STRT_AUTO_STAT_RD 0x00000800
  486. /*
  487. * NAND Event and Error Status Register (NAND_EVTER_STAT)
  488. */
  489. /* Operation Complete */
  490. #define IFC_NAND_EVTER_STAT_OPC 0x80000000
  491. /* Flash Timeout Error */
  492. #define IFC_NAND_EVTER_STAT_FTOER 0x08000000
  493. /* Write Protect Error */
  494. #define IFC_NAND_EVTER_STAT_WPER 0x04000000
  495. /* ECC Error */
  496. #define IFC_NAND_EVTER_STAT_ECCER 0x02000000
  497. /* RCW Load Done */
  498. #define IFC_NAND_EVTER_STAT_RCW_DN 0x00008000
  499. /* Boot Loadr Done */
  500. #define IFC_NAND_EVTER_STAT_BOOT_DN 0x00004000
  501. /* Bad Block Indicator search select */
  502. #define IFC_NAND_EVTER_STAT_BBI_SRCH_SE 0x00000800
  503. /*
  504. * NAND Flash Page Read Completion Event Status Register
  505. * (PGRDCMPL_EVT_STAT)
  506. */
  507. #define PGRDCMPL_EVT_STAT_MASK 0xFFFF0000
  508. /* Small Page 0-15 Done */
  509. #define PGRDCMPL_EVT_STAT_SECTION_SP(n) (1 << (31 - (n)))
  510. /* Large Page(2K) 0-3 Done */
  511. #define PGRDCMPL_EVT_STAT_LP_2K(n) (0xF << (28 - (n)*4))
  512. /* Large Page(4K) 0-1 Done */
  513. #define PGRDCMPL_EVT_STAT_LP_4K(n) (0xFF << (24 - (n)*8))
  514. /*
  515. * NAND Event and Error Enable Register (NAND_EVTER_EN)
  516. */
  517. /* Operation complete event enable */
  518. #define IFC_NAND_EVTER_EN_OPC_EN 0x80000000
  519. /* Page read complete event enable */
  520. #define IFC_NAND_EVTER_EN_PGRDCMPL_EN 0x20000000
  521. /* Flash Timeout error enable */
  522. #define IFC_NAND_EVTER_EN_FTOER_EN 0x08000000
  523. /* Write Protect error enable */
  524. #define IFC_NAND_EVTER_EN_WPER_EN 0x04000000
  525. /* ECC error logging enable */
  526. #define IFC_NAND_EVTER_EN_ECCER_EN 0x02000000
  527. /*
  528. * NAND Event and Error Interrupt Enable Register (NAND_EVTER_INTR_EN)
  529. */
  530. /* Enable interrupt for operation complete */
  531. #define IFC_NAND_EVTER_INTR_OPCIR_EN 0x80000000
  532. /* Enable interrupt for Page read complete */
  533. #define IFC_NAND_EVTER_INTR_PGRDCMPLIR_EN 0x20000000
  534. /* Enable interrupt for Flash timeout error */
  535. #define IFC_NAND_EVTER_INTR_FTOERIR_EN 0x08000000
  536. /* Enable interrupt for Write protect error */
  537. #define IFC_NAND_EVTER_INTR_WPERIR_EN 0x04000000
  538. /* Enable interrupt for ECC error*/
  539. #define IFC_NAND_EVTER_INTR_ECCERIR_EN 0x02000000
  540. /*
  541. * NAND Transfer Error Attribute Register-0 (NAND_ERATTR0)
  542. */
  543. #define IFC_NAND_ERATTR0_MASK 0x0C080000
  544. /* Error on CS0-3 for NAND */
  545. #define IFC_NAND_ERATTR0_ERCS_CS0 0x00000000
  546. #define IFC_NAND_ERATTR0_ERCS_CS1 0x04000000
  547. #define IFC_NAND_ERATTR0_ERCS_CS2 0x08000000
  548. #define IFC_NAND_ERATTR0_ERCS_CS3 0x0C000000
  549. /* Transaction type of error Read/Write */
  550. #define IFC_NAND_ERATTR0_ERTTYPE_READ 0x00080000
  551. /*
  552. * NAND Flash Status Register (NAND_FSR)
  553. */
  554. /* First byte of data read from read status op */
  555. #define IFC_NAND_NFSR_RS0 0xFF000000
  556. /* Second byte of data read from read status op */
  557. #define IFC_NAND_NFSR_RS1 0x00FF0000
  558. /*
  559. * ECC Error Status Registers (ECCSTAT0-ECCSTAT3)
  560. */
  561. /* Number of ECC errors on sector n (n = 0-15) */
  562. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR0_MASK 0x0F000000
  563. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR0_SHIFT 24
  564. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR1_MASK 0x000F0000
  565. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR1_SHIFT 16
  566. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR2_MASK 0x00000F00
  567. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR2_SHIFT 8
  568. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR3_MASK 0x0000000F
  569. #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR3_SHIFT 0
  570. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR4_MASK 0x0F000000
  571. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR4_SHIFT 24
  572. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR5_MASK 0x000F0000
  573. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR5_SHIFT 16
  574. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR6_MASK 0x00000F00
  575. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR6_SHIFT 8
  576. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR7_MASK 0x0000000F
  577. #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR7_SHIFT 0
  578. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR8_MASK 0x0F000000
  579. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR8_SHIFT 24
  580. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR9_MASK 0x000F0000
  581. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR9_SHIFT 16
  582. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR10_MASK 0x00000F00
  583. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR10_SHIFT 8
  584. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR11_MASK 0x0000000F
  585. #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR11_SHIFT 0
  586. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR12_MASK 0x0F000000
  587. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR12_SHIFT 24
  588. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR13_MASK 0x000F0000
  589. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR13_SHIFT 16
  590. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR14_MASK 0x00000F00
  591. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR14_SHIFT 8
  592. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR15_MASK 0x0000000F
  593. #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR15_SHIFT 0
  594. /*
  595. * NAND Control Register (NANDCR)
  596. */
  597. #define IFC_NAND_NCR_FTOCNT_MASK 0x1E000000
  598. #define IFC_NAND_NCR_FTOCNT_SHIFT 25
  599. #define IFC_NAND_NCR_FTOCNT(n) ((_ilog2(n) - 8) << IFC_NAND_NCR_FTOCNT_SHIFT)
  600. /*
  601. * NAND_AUTOBOOT_TRGR
  602. */
  603. /* Trigger RCW load */
  604. #define IFC_NAND_AUTOBOOT_TRGR_RCW_LD 0x80000000
  605. /* Trigget Auto Boot */
  606. #define IFC_NAND_AUTOBOOT_TRGR_BOOT_LD 0x20000000
  607. /*
  608. * NAND_MDR
  609. */
  610. /* 1st read data byte when opcode SBRD */
  611. #define IFC_NAND_MDR_RDATA0 0xFF000000
  612. /* 2nd read data byte when opcode SBRD */
  613. #define IFC_NAND_MDR_RDATA1 0x00FF0000
  614. /*
  615. * NOR Machine Specific Registers
  616. */
  617. /*
  618. * NOR Event and Error Status Register (NOR_EVTER_STAT)
  619. */
  620. /* NOR Command Sequence Operation Complete */
  621. #define IFC_NOR_EVTER_STAT_OPC_NOR 0x80000000
  622. /* Write Protect Error */
  623. #define IFC_NOR_EVTER_STAT_WPER 0x04000000
  624. /* Command Sequence Timeout Error */
  625. #define IFC_NOR_EVTER_STAT_STOER 0x01000000
  626. /*
  627. * NOR Event and Error Enable Register (NOR_EVTER_EN)
  628. */
  629. /* NOR Command Seq complete event enable */
  630. #define IFC_NOR_EVTER_EN_OPCEN_NOR 0x80000000
  631. /* Write Protect Error Checking Enable */
  632. #define IFC_NOR_EVTER_EN_WPEREN 0x04000000
  633. /* Timeout Error Enable */
  634. #define IFC_NOR_EVTER_EN_STOEREN 0x01000000
  635. /*
  636. * NOR Event and Error Interrupt Enable Register (NOR_EVTER_INTR_EN)
  637. */
  638. /* Enable interrupt for OPC complete */
  639. #define IFC_NOR_EVTER_INTR_OPCEN_NOR 0x80000000
  640. /* Enable interrupt for write protect error */
  641. #define IFC_NOR_EVTER_INTR_WPEREN 0x04000000
  642. /* Enable interrupt for timeout error */
  643. #define IFC_NOR_EVTER_INTR_STOEREN 0x01000000
  644. /*
  645. * NOR Transfer Error Attribute Register-0 (NOR_ERATTR0)
  646. */
  647. /* Source ID for error transaction */
  648. #define IFC_NOR_ERATTR0_ERSRCID 0xFF000000
  649. /* AXI ID for error transation */
  650. #define IFC_NOR_ERATTR0_ERAID 0x000FF000
  651. /* Chip select corresponds to NOR error */
  652. #define IFC_NOR_ERATTR0_ERCS_CS0 0x00000000
  653. #define IFC_NOR_ERATTR0_ERCS_CS1 0x00000010
  654. #define IFC_NOR_ERATTR0_ERCS_CS2 0x00000020
  655. #define IFC_NOR_ERATTR0_ERCS_CS3 0x00000030
  656. /* Type of transaction read/write */
  657. #define IFC_NOR_ERATTR0_ERTYPE_READ 0x00000001
  658. /*
  659. * NOR Transfer Error Attribute Register-2 (NOR_ERATTR2)
  660. */
  661. #define IFC_NOR_ERATTR2_ER_NUM_PHASE_EXP 0x000F0000
  662. #define IFC_NOR_ERATTR2_ER_NUM_PHASE_PER 0x00000F00
  663. /*
  664. * NOR Control Register (NORCR)
  665. */
  666. #define IFC_NORCR_MASK 0x0F0F0000
  667. /* No. of Address/Data Phase */
  668. #define IFC_NORCR_NUM_PHASE_MASK 0x0F000000
  669. #define IFC_NORCR_NUM_PHASE_SHIFT 24
  670. #define IFC_NORCR_NUM_PHASE(n) ((n-1) << IFC_NORCR_NUM_PHASE_SHIFT)
  671. /* Sequence Timeout Count */
  672. #define IFC_NORCR_STOCNT_MASK 0x000F0000
  673. #define IFC_NORCR_STOCNT_SHIFT 16
  674. #define IFC_NORCR_STOCNT(n) ((__ilog2(n) - 8) << IFC_NORCR_STOCNT_SHIFT)
  675. /*
  676. * GPCM Machine specific registers
  677. */
  678. /*
  679. * GPCM Event and Error Status Register (GPCM_EVTER_STAT)
  680. */
  681. /* Timeout error */
  682. #define IFC_GPCM_EVTER_STAT_TOER 0x04000000
  683. /* Parity error */
  684. #define IFC_GPCM_EVTER_STAT_PER 0x01000000
  685. /*
  686. * GPCM Event and Error Enable Register (GPCM_EVTER_EN)
  687. */
  688. /* Timeout error enable */
  689. #define IFC_GPCM_EVTER_EN_TOER_EN 0x04000000
  690. /* Parity error enable */
  691. #define IFC_GPCM_EVTER_EN_PER_EN 0x01000000
  692. /*
  693. * GPCM Event and Error Interrupt Enable Register (GPCM_EVTER_INTR_EN)
  694. */
  695. /* Enable Interrupt for timeout error */
  696. #define IFC_GPCM_EEIER_TOERIR_EN 0x04000000
  697. /* Enable Interrupt for Parity error */
  698. #define IFC_GPCM_EEIER_PERIR_EN 0x01000000
  699. /*
  700. * GPCM Transfer Error Attribute Register-0 (GPCM_ERATTR0)
  701. */
  702. /* Source ID for error transaction */
  703. #define IFC_GPCM_ERATTR0_ERSRCID 0xFF000000
  704. /* AXI ID for error transaction */
  705. #define IFC_GPCM_ERATTR0_ERAID 0x000FF000
  706. /* Chip select corresponds to GPCM error */
  707. #define IFC_GPCM_ERATTR0_ERCS_CS0 0x00000000
  708. #define IFC_GPCM_ERATTR0_ERCS_CS1 0x00000040
  709. #define IFC_GPCM_ERATTR0_ERCS_CS2 0x00000080
  710. #define IFC_GPCM_ERATTR0_ERCS_CS3 0x000000C0
  711. /* Type of transaction read/Write */
  712. #define IFC_GPCM_ERATTR0_ERTYPE_READ 0x00000001
  713. /*
  714. * GPCM Transfer Error Attribute Register-2 (GPCM_ERATTR2)
  715. */
  716. /* On which beat of address/data parity error is observed */
  717. #define IFC_GPCM_ERATTR2_PERR_BEAT 0x00000C00
  718. /* Parity Error on byte */
  719. #define IFC_GPCM_ERATTR2_PERR_BYTE 0x000000F0
  720. /* Parity Error reported in addr or data phase */
  721. #define IFC_GPCM_ERATTR2_PERR_DATA_PHASE 0x00000001
  722. /*
  723. * GPCM Status Register (GPCM_STAT)
  724. */
  725. #define IFC_GPCM_STAT_BSY 0x80000000 /* GPCM is busy */
  726. #ifndef __ASSEMBLY__
  727. #include <asm/io.h>
  728. extern void print_ifc_regs(void);
  729. extern void init_early_memctl_regs(void);
  730. #define IFC_BASE_ADDR ((struct fsl_ifc *)CONFIG_SYS_IFC_ADDR)
  731. #define get_ifc_cspr(i) (in_be32(&(IFC_BASE_ADDR)->cspr_cs[i].cspr))
  732. #define get_ifc_csor(i) (in_be32(&(IFC_BASE_ADDR)->csor_cs[i].csor))
  733. #define get_ifc_amask(i) (in_be32(&(IFC_BASE_ADDR)->amask_cs[i].amask))
  734. #define get_ifc_ftim(i, j) (in_be32(&(IFC_BASE_ADDR)->ftim_cs[i].ftim[j]))
  735. #define set_ifc_cspr(i, v) (out_be32(&(IFC_BASE_ADDR)->cspr_cs[i].cspr, v))
  736. #define set_ifc_csor(i, v) (out_be32(&(IFC_BASE_ADDR)->csor_cs[i].csor, v))
  737. #define set_ifc_amask(i, v) (out_be32(&(IFC_BASE_ADDR)->amask_cs[i].amask, v))
  738. #define set_ifc_ftim(i, j, v) \
  739. (out_be32(&(IFC_BASE_ADDR)->ftim_cs[i].ftim[j], v))
  740. #define FSL_IFC_BANK_COUNT 4
  741. enum ifc_chip_sel {
  742. IFC_CS0,
  743. IFC_CS1,
  744. IFC_CS2,
  745. IFC_CS3,
  746. };
  747. enum ifc_ftims {
  748. IFC_FTIM0,
  749. IFC_FTIM1,
  750. IFC_FTIM2,
  751. IFC_FTIM3,
  752. };
  753. /*
  754. * IFC Controller NAND Machine registers
  755. */
  756. struct fsl_ifc_nand {
  757. u32 ncfgr;
  758. u32 res1[0x4];
  759. u32 nand_fcr0;
  760. u32 nand_fcr1;
  761. u32 res2[0x8];
  762. u32 row0;
  763. u32 res3;
  764. u32 col0;
  765. u32 res4;
  766. u32 row1;
  767. u32 res5;
  768. u32 col1;
  769. u32 res6;
  770. u32 row2;
  771. u32 res7;
  772. u32 col2;
  773. u32 res8;
  774. u32 row3;
  775. u32 res9;
  776. u32 col3;
  777. u32 res10[0x24];
  778. u32 nand_fbcr;
  779. u32 res11;
  780. u32 nand_fir0;
  781. u32 nand_fir1;
  782. u32 nand_fir2;
  783. u32 res12[0x10];
  784. u32 nand_csel;
  785. u32 res13;
  786. u32 nandseq_strt;
  787. u32 res14;
  788. u32 nand_evter_stat;
  789. u32 res15;
  790. u32 pgrdcmpl_evt_stat;
  791. u32 res16[0x2];
  792. u32 nand_evter_en;
  793. u32 res17[0x2];
  794. u32 nand_evter_intr_en;
  795. u32 res18[0x2];
  796. u32 nand_erattr0;
  797. u32 nand_erattr1;
  798. u32 res19[0x10];
  799. u32 nand_fsr;
  800. u32 res20;
  801. u32 nand_eccstat0;
  802. u32 nand_eccstat1;
  803. u32 nand_eccstat2;
  804. u32 nand_eccstat3;
  805. u32 res21[0x20];
  806. u32 nanndcr;
  807. u32 res22[0x2];
  808. u32 nand_autoboot_trgr;
  809. u32 res23;
  810. u32 nand_mdr;
  811. u32 res24[0x5C];
  812. };
  813. /*
  814. * IFC controller NOR Machine registers
  815. */
  816. struct fsl_ifc_nor {
  817. u32 nor_evter_stat;
  818. u32 res1[0x2];
  819. u32 nor_evter_en;
  820. u32 res2[0x2];
  821. u32 nor_evter_intr_en;
  822. u32 res3[0x2];
  823. u32 nor_erattr0;
  824. u32 nor_erattr1;
  825. u32 nor_erattr2;
  826. u32 res4[0x4];
  827. u32 norcr;
  828. u32 res5[0xEF];
  829. };
  830. /*
  831. * IFC controller GPCM Machine registers
  832. */
  833. struct fsl_ifc_gpcm {
  834. u32 gpcm_evter_stat;
  835. u32 res1[0x2];
  836. u32 gpcm_evter_en;
  837. u32 res2[0x2];
  838. u32 gpcm_evter_intr_en;
  839. u32 res3[0x2];
  840. u32 gpcm_erattr0;
  841. u32 gpcm_erattr1;
  842. u32 gpcm_erattr2;
  843. u32 gpcm_stat;
  844. u32 res4[0x1F3];
  845. };
  846. /*
  847. * IFC Controller Registers
  848. */
  849. struct fsl_ifc {
  850. u32 ifc_rev;
  851. u32 res1[0x3];
  852. struct {
  853. u32 cspr;
  854. u32 res2[0x2];
  855. } cspr_cs[FSL_IFC_BANK_COUNT];
  856. u32 res3[0x18];
  857. struct {
  858. u32 amask;
  859. u32 res4[0x2];
  860. } amask_cs[FSL_IFC_BANK_COUNT];
  861. u32 res5[0x18];
  862. struct {
  863. u32 csor;
  864. u32 res6[0x2];
  865. } csor_cs[FSL_IFC_BANK_COUNT];
  866. u32 res7[0x18];
  867. struct {
  868. u32 ftim[4];
  869. u32 res8[0x8];
  870. } ftim_cs[FSL_IFC_BANK_COUNT];
  871. u32 res9[0x60];
  872. u32 rb_stat;
  873. u32 res10[0x2];
  874. u32 ifc_gcr;
  875. u32 res11[0x2];
  876. u32 cm_evter_stat;
  877. u32 res12[0x2];
  878. u32 cm_evter_en;
  879. u32 res13[0x2];
  880. u32 cm_evter_intr_en;
  881. u32 res14[0x2];
  882. u32 cm_erattr0;
  883. u32 cm_erattr1;
  884. u32 res15[0x2];
  885. u32 ifc_ccr;
  886. u32 ifc_csr;
  887. u32 res16[0x2EB];
  888. struct fsl_ifc_nand ifc_nand;
  889. struct fsl_ifc_nor ifc_nor;
  890. struct fsl_ifc_gpcm ifc_gpcm;
  891. };
  892. #endif /* __ASSEMBLY__ */
  893. #endif /* __ASM_PPC_FSL_IFC_H */