mpc8641hpcn.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * Jeff Brown (jeffrey@freescale.com)
  4. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  5. *
  6. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <command.h>
  28. #include <pci.h>
  29. #include <asm/processor.h>
  30. #include <asm/immap_86xx.h>
  31. #include <spd.h>
  32. #if defined(CONFIG_OF_FLAT_TREE)
  33. #include <ft_build.h>
  34. extern void ft_cpu_setup(void *blob, bd_t *bd);
  35. #endif
  36. #include "pixis.h"
  37. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  38. extern void ddr_enable_ecc(unsigned int dram_size);
  39. #endif
  40. extern long int spd_sdram(void);
  41. void local_bus_init(void);
  42. void sdram_init(void);
  43. long int fixed_sdram(void);
  44. int board_early_init_f (void)
  45. {
  46. return 0;
  47. }
  48. int checkboard (void)
  49. {
  50. puts("Board: MPC8641HPCN\n");
  51. #ifdef CONFIG_PCI
  52. volatile immap_t *immap = (immap_t *) CFG_CCSRBAR;
  53. volatile ccsr_gur_t *gur = &immap->im_gur;
  54. volatile ccsr_pex_t *pex1 = &immap->im_pex1;
  55. uint devdisr = gur->devdisr;
  56. uint io_sel = (gur->pordevsr & MPC86xx_PORDEVSR_IO_SEL) >> 16;
  57. uint host1_agent = (gur->porbmsr & MPC86xx_PORBMSR_HA) >> 17;
  58. uint pex1_agent = (host1_agent == 0) || (host1_agent == 1);
  59. if ((io_sel==2 || io_sel==3 || io_sel==5 \
  60. || io_sel==6 || io_sel==7 || io_sel==0xF)
  61. && !(devdisr & MPC86xx_DEVDISR_PCIEX1)){
  62. debug ("PCI-EXPRESS 1: %s \n",
  63. pex1_agent ? "Agent" : "Host");
  64. debug("0x%08x=0x%08x ", &pex1->pme_msg_det,pex1->pme_msg_det);
  65. if (pex1->pme_msg_det) {
  66. pex1->pme_msg_det = 0xffffffff;
  67. debug (" with errors. Clearing. Now 0x%08x",
  68. pex1->pme_msg_det);
  69. }
  70. debug ("\n");
  71. } else {
  72. printf ("PCI-EXPRESS 1: Disabled\n");
  73. }
  74. #else
  75. printf("PCI-EXPRESS1: Disabled\n");
  76. #endif
  77. /*
  78. * Initialize local bus.
  79. */
  80. local_bus_init();
  81. return 0;
  82. }
  83. long int
  84. initdram(int board_type)
  85. {
  86. long dram_size = 0;
  87. extern long spd_sdram (void);
  88. #if defined(CONFIG_SPD_EEPROM)
  89. dram_size = spd_sdram ();
  90. #else
  91. dram_size = fixed_sdram ();
  92. #endif
  93. #if defined(CFG_RAMBOOT)
  94. puts(" DDR: ");
  95. return dram_size;
  96. #endif
  97. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  98. /*
  99. * Initialize and enable DDR ECC.
  100. */
  101. ddr_enable_ecc(dram_size);
  102. #endif
  103. puts(" DDR: ");
  104. return dram_size;
  105. }
  106. /*
  107. * Initialize Local Bus
  108. */
  109. void
  110. local_bus_init(void)
  111. {
  112. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  113. volatile ccsr_lbc_t *lbc = &immap->im_lbc;
  114. uint clkdiv;
  115. uint lbc_hz;
  116. sys_info_t sysinfo;
  117. /*
  118. * Errata LBC11.
  119. * Fix Local Bus clock glitch when DLL is enabled.
  120. *
  121. * If localbus freq is < 66Mhz, DLL bypass mode must be used.
  122. * If localbus freq is > 133Mhz, DLL can be safely enabled.
  123. * Between 66 and 133, the DLL is enabled with an override workaround.
  124. */
  125. get_sys_info(&sysinfo);
  126. clkdiv = lbc->lcrr & 0x0f;
  127. lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
  128. }
  129. #if defined(CFG_DRAM_TEST)
  130. int testdram(void)
  131. {
  132. uint *pstart = (uint *) CFG_MEMTEST_START;
  133. uint *pend = (uint *) CFG_MEMTEST_END;
  134. uint *p;
  135. printf("SDRAM test phase 1:\n");
  136. for (p = pstart; p < pend; p++)
  137. *p = 0xaaaaaaaa;
  138. for (p = pstart; p < pend; p++) {
  139. if (*p != 0xaaaaaaaa) {
  140. printf ("SDRAM test fails at: %08x\n", (uint) p);
  141. return 1;
  142. }
  143. }
  144. printf("SDRAM test phase 2:\n");
  145. for (p = pstart; p < pend; p++)
  146. *p = 0x55555555;
  147. for (p = pstart; p < pend; p++) {
  148. if (*p != 0x55555555) {
  149. printf ("SDRAM test fails at: %08x\n", (uint) p);
  150. return 1;
  151. }
  152. }
  153. printf("SDRAM test passed.\n");
  154. return 0;
  155. }
  156. #endif
  157. #if !defined(CONFIG_SPD_EEPROM)
  158. /*
  159. * Fixed sdram init -- doesn't use serial presence detect.
  160. */
  161. long int fixed_sdram(void)
  162. {
  163. #if !defined(CFG_RAMBOOT)
  164. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  165. volatile ccsr_ddr_t *ddr= &immap->im_ddr1;
  166. ddr->cs0_bnds = CFG_DDR_CS0_BNDS;
  167. ddr->cs0_config = CFG_DDR_CS0_CONFIG;
  168. ddr->ext_refrec = CFG_DDR_EXT_REFRESH;
  169. ddr->timing_cfg_0 = CFG_DDR_TIMING_0;
  170. ddr->timing_cfg_1 = CFG_DDR_TIMING_1;
  171. ddr->timing_cfg_2 = CFG_DDR_TIMING_2;
  172. ddr->sdram_mode_1 = CFG_DDR_MODE_1;
  173. ddr->sdram_mode_2 = CFG_DDR_MODE_2;
  174. ddr->sdram_interval = CFG_DDR_INTERVAL;
  175. ddr->sdram_data_init = CFG_DDR_DATA_INIT;
  176. ddr->sdram_clk_cntl = CFG_DDR_CLK_CTRL;
  177. ddr->sdram_ocd_cntl = CFG_DDR_OCD_CTRL;
  178. ddr->sdram_ocd_status = CFG_DDR_OCD_STATUS;
  179. #if defined (CONFIG_DDR_ECC)
  180. ddr->err_disable = 0x0000008D;
  181. ddr->err_sbe = 0x00ff0000;
  182. #endif
  183. asm("sync;isync");
  184. udelay(500);
  185. #if defined (CONFIG_DDR_ECC)
  186. /* Enable ECC checking */
  187. ddr->sdram_cfg_1 = (CFG_DDR_CONTROL | 0x20000000);
  188. #else
  189. ddr->sdram_cfg_1 = CFG_DDR_CONTROL;
  190. ddr->sdram_cfg_2 = CFG_DDR_CONTROL2;
  191. #endif
  192. asm("sync; isync");
  193. udelay(500);
  194. #endif
  195. return CFG_SDRAM_SIZE * 1024 * 1024;
  196. }
  197. #endif /* !defined(CONFIG_SPD_EEPROM) */
  198. #if defined(CONFIG_PCI)
  199. /*
  200. * Initialize PCI Devices, report devices found.
  201. */
  202. #ifndef CONFIG_PCI_PNP
  203. static struct pci_config_table pci_fsl86xxads_config_table[] = {
  204. { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  205. PCI_IDSEL_NUMBER, PCI_ANY_ID,
  206. pci_cfgfunc_config_device, { PCI_ENET0_IOADDR,
  207. PCI_ENET0_MEMADDR,
  208. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER
  209. } },
  210. { }
  211. };
  212. #endif
  213. static struct pci_controller hose = {
  214. #ifndef CONFIG_PCI_PNP
  215. config_table: pci_mpc86xxcts_config_table,
  216. #endif
  217. };
  218. #endif /* CONFIG_PCI */
  219. void
  220. pci_init_board(void)
  221. {
  222. #ifdef CONFIG_PCI
  223. extern void pci_mpc86xx_init(struct pci_controller *hose);
  224. pci_mpc86xx_init(&hose);
  225. #endif /* CONFIG_PCI */
  226. }
  227. #if defined(CONFIG_OF_FLAT_TREE) && defined(CONFIG_OF_BOARD_SETUP)
  228. void
  229. ft_board_setup(void *blob, bd_t *bd)
  230. {
  231. u32 *p;
  232. int len;
  233. ft_cpu_setup(blob, bd);
  234. p = ft_get_prop(blob, "/memory/reg", &len);
  235. if (p != NULL) {
  236. *p++ = cpu_to_be32(bd->bi_memstart);
  237. *p = cpu_to_be32(bd->bi_memsize);
  238. }
  239. }
  240. #endif
  241. void
  242. mpc8641_reset_board(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  243. {
  244. char cmd;
  245. ulong val;
  246. ulong corepll;
  247. if (argc > 1) {
  248. cmd = argv[1][1];
  249. switch (cmd) {
  250. case 'f': /* reset with frequency changed */
  251. if (argc < 5)
  252. goto my_usage;
  253. read_from_px_regs(0);
  254. val = set_px_sysclk(simple_strtoul(argv[2], NULL, 10));
  255. corepll = strfractoint(argv[3]);
  256. val = val + set_px_corepll(corepll);
  257. val = val + set_px_mpxpll(simple_strtoul(argv[4], NULL, 10));
  258. if (val == 3) {
  259. printf("Setting registers VCFGEN0 and VCTL\n");
  260. read_from_px_regs(1);
  261. printf("Resetting board with values from VSPEED0, VSPEED1, VCLKH, and VCLKL ....\n");
  262. set_px_go();
  263. } else
  264. goto my_usage;
  265. while (1); /* Not reached */
  266. case 'l':
  267. if (argv[2][1] == 'f') {
  268. read_from_px_regs(0);
  269. read_from_px_regs_altbank(0);
  270. /* reset with frequency changed */
  271. val = set_px_sysclk(simple_strtoul(argv[3], NULL, 10));
  272. corepll = strfractoint(argv[4]);
  273. val = val + set_px_corepll(corepll);
  274. val = val + set_px_mpxpll(simple_strtoul(argv[5], NULL, 10));
  275. if (val == 3) {
  276. printf("Setting registers VCFGEN0, VCFGEN1, VBOOT, and VCTL\n");
  277. set_altbank();
  278. read_from_px_regs(1);
  279. read_from_px_regs_altbank(1);
  280. printf("Enabling watchdog timer on the FPGA and resetting board with values from VSPEED0, VSPEED1, VCLKH, and VCLKL to boot from the other bank ....\n");
  281. set_px_go_with_watchdog();
  282. } else
  283. goto my_usage;
  284. while(1); /* Not reached */
  285. } else if(argv[2][1] == 'd'){
  286. /* Reset from next bank without changing frequencies but with watchdog timer enabled */
  287. read_from_px_regs(0);
  288. read_from_px_regs_altbank(0);
  289. printf("Setting registers VCFGEN1, VBOOT, and VCTL\n");
  290. set_altbank();
  291. read_from_px_regs_altbank(1);
  292. printf("Enabling watchdog timer on the FPGA and resetting board to boot from the other bank....\n");
  293. set_px_go_with_watchdog();
  294. while(1); /* Not reached */
  295. } else {
  296. /* Reset from next bank without changing frequency and without watchdog timer enabled */
  297. read_from_px_regs(0);
  298. read_from_px_regs_altbank(0);
  299. if(argc > 2)
  300. goto my_usage;
  301. printf("Setting registers VCFGNE1, VBOOT, and VCTL\n");
  302. set_altbank();
  303. read_from_px_regs_altbank(1);
  304. printf("Resetting board to boot from the other bank....\n");
  305. set_px_go();
  306. }
  307. default:
  308. goto my_usage;
  309. }
  310. my_usage:
  311. printf("\nUsage: reset cf <SYSCLK freq> <COREPLL ratio> <MPXPLL ratio>\n");
  312. printf(" reset altbank [cf <SYSCLK freq> <COREPLL ratio> <MPXPLL ratio>]\n");
  313. printf("For example: reset cf 40 2.5 10\n");
  314. printf("See MPC8641HPCN Design Workbook for valid values of command line parameters.\n");
  315. return;
  316. } else
  317. out8(PIXIS_BASE+PIXIS_RST,0);
  318. }