init.S 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118
  1. /*
  2. *
  3. * See file CREDITS for list of people who contributed to this
  4. * project.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include <ppc_asm.tmpl>
  22. #include <asm-ppc/mmu.h>
  23. #include <config.h>
  24. /**************************************************************************
  25. * TLB TABLE
  26. *
  27. * This table is used by the cpu boot code to setup the initial tlb
  28. * entries. Rather than make broad assumptions in the cpu source tree,
  29. * this table lets each board set things up however they like.
  30. *
  31. * Pointer to the table is returned in r1
  32. *
  33. *************************************************************************/
  34. .section .bootpg,"ax"
  35. .globl tlbtab
  36. tlbtab:
  37. tlbtab_start
  38. /* vxWorks needs this as first entry for the Machine Check interrupt */
  39. tlbentry( 0x40000000, SZ_256M, 0, 0, AC_R|AC_W|AC_X|SA_G|SA_I )
  40. /* TLB-entry for DDR SDRAM (Up to 2GB) */
  41. #ifdef CONFIG_4xx_DCACHE
  42. tlbentry( CFG_SDRAM_BASE, SZ_256M, CFG_SDRAM_BASE, 0, AC_R|AC_W|AC_X|SA_G)
  43. #else
  44. tlbentry( CFG_SDRAM_BASE, SZ_256M, CFG_SDRAM_BASE, 0, AC_R|AC_W|AC_X|SA_G|SA_I )
  45. #endif
  46. /* TLB-entry for EBC */
  47. tlbentry( CFG_BCSR_BASE, SZ_256M, CFG_BCSR_BASE, 1, AC_R|AC_W|AC_X|SA_G|SA_I )
  48. /* BOOT_CS (FLASH) must be forth. Before relocation SA_I can be off to use the
  49. * speed up boot process. It is patched after relocation to enable SA_I
  50. */
  51. #ifndef CONFIG_NAND_SPL
  52. tlbentry( CFG_BOOT_BASE_ADDR, SZ_256M, CFG_BOOT_BASE_ADDR, 1, AC_R|AC_W|AC_X|SA_G )
  53. #else
  54. tlbentry( CFG_NAND_BOOT_SPL_SRC, SZ_4K, CFG_NAND_BOOT_SPL_SRC, 1, AC_R|AC_W|AC_X|SA_G )
  55. #endif
  56. #ifdef CFG_INIT_RAM_DCACHE
  57. /* TLB-entry for init-ram in dcache (SA_I must be turned off!) */
  58. tlbentry( CFG_INIT_RAM_ADDR, SZ_64K, CFG_INIT_RAM_ADDR, 0, AC_R|AC_W|AC_X|SA_G )
  59. #endif
  60. /* TLB-entry for PCI Memory */
  61. tlbentry( CFG_PCI_MEMBASE, SZ_256M, CFG_PCI_MEMBASE, 1, AC_R|AC_W|SA_G|SA_I )
  62. tlbentry( CFG_PCI_MEMBASE1, SZ_256M, CFG_PCI_MEMBASE1, 1, AC_R|AC_W|SA_G|SA_I )
  63. tlbentry( CFG_PCI_MEMBASE2, SZ_256M, CFG_PCI_MEMBASE2, 1, AC_R|AC_W|SA_G|SA_I )
  64. tlbentry( CFG_PCI_MEMBASE3, SZ_256M, CFG_PCI_MEMBASE3, 1, AC_R|AC_W|SA_G|SA_I )
  65. /* TLB-entry for NAND */
  66. tlbentry( CFG_NAND_ADDR, SZ_1K, CFG_NAND_ADDR, 1, AC_R|AC_W|AC_X|SA_G|SA_I )
  67. /* TLB-entry for Internal Registers & OCM */
  68. tlbentry( 0xe0000000, SZ_16M, 0xe0000000, 0, AC_R|AC_W|AC_X|SA_I )
  69. /*TLB-entry PCI registers*/
  70. tlbentry( 0xEEC00000, SZ_1K, 0xEEC00000, 1, AC_R|AC_W|AC_X|SA_G|SA_I )
  71. /* TLB-entry for peripherals */
  72. tlbentry( 0xEF000000, SZ_16M, 0xEF000000, 1, AC_R|AC_W|AC_X|SA_G|SA_I)
  73. /* TLB-entry PCI IO Space - from sr@denx.de */
  74. tlbentry(0xE8000000, SZ_64K, 0xE8000000, 1, AC_R|AC_W|AC_X|SA_G|SA_I)
  75. tlbtab_end
  76. #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  77. /*
  78. * For NAND booting the first TLB has to be reconfigured to full size
  79. * and with caching disabled after running from RAM!
  80. */
  81. #define TLB00 TLB0(CFG_BOOT_BASE_ADDR, SZ_256M)
  82. #define TLB01 TLB1(CFG_BOOT_BASE_ADDR, 1)
  83. #define TLB02 TLB2(AC_R|AC_W|AC_X|SA_G|SA_I)
  84. .globl reconfig_tlb0
  85. reconfig_tlb0:
  86. sync
  87. isync
  88. addi r4,r0,0x0000 /* TLB entry #0 */
  89. lis r5,TLB00@h
  90. ori r5,r5,TLB00@l
  91. tlbwe r5,r4,0x0000 /* Save it out */
  92. lis r5,TLB01@h
  93. ori r5,r5,TLB01@l
  94. tlbwe r5,r4,0x0001 /* Save it out */
  95. lis r5,TLB02@h
  96. ori r5,r5,TLB02@l
  97. tlbwe r5,r4,0x0002 /* Save it out */
  98. sync
  99. isync
  100. blr
  101. #endif