NC650.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381
  1. /*
  2. * (C) Copyright 2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC852T 1
  33. #define CONFIG_NC650 1
  34. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  35. #undef CONFIG_8xx_CONS_SMC2
  36. #undef CONFIG_8xx_CONS_NONE
  37. #define CONFIG_BAUDRATE 115200
  38. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  39. /*
  40. * 10 MHz - PLL input clock
  41. */
  42. #define CONFIG_8xx_OSCLK 10000000
  43. /*
  44. * 50 MHz - default CPU clock
  45. */
  46. #define CONFIG_8xx_CPUCLK_DEFAULT 50000000
  47. /*
  48. * 15 MHz - CPU minimum clock
  49. */
  50. #define CFG_8xx_CPUCLK_MIN 15000000
  51. /*
  52. * 133 MHz - CPU maximum clock
  53. */
  54. #define CFG_8xx_CPUCLK_MAX 133000000
  55. #define CFG_MEASURE_CPUCLK
  56. #define CFG_8XX_XIN CONFIG_8xx_OSCLK
  57. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  58. #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
  59. #undef CONFIG_BOOTARGS
  60. #define CONFIG_BOOTCOMMAND \
  61. "bootp;" \
  62. "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
  63. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off;" \
  64. "bootm"
  65. #undef CONFIG_WATCHDOG /* watchdog disabled */
  66. #undef CONFIG_STATUS_LED /* Status LED disabled */
  67. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  68. #define CONFIG_FEC_ENET 1 /* use FEC ethernet */
  69. #define FEC_ENET
  70. #define CONFIG_MII
  71. #define CFG_DISCOVER_PHY 1
  72. /* enable I2C and select the hardware/software driver */
  73. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  74. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  75. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  76. #define CFG_I2C_SLAVE 0x7f
  77. /*
  78. * Software (bit-bang) I2C driver configuration
  79. */
  80. #define SCL 0x1000 /* PA 3 */
  81. #define SDA 0x2000 /* PA 2 */
  82. #define PAR immr->im_ioport.iop_papar
  83. #define DIR immr->im_ioport.iop_padir
  84. #define DAT immr->im_ioport.iop_padat
  85. #define I2C_INIT {PAR &= ~(SCL | SDA); DIR |= SCL;}
  86. #define I2C_ACTIVE (DIR |= SDA)
  87. #define I2C_TRISTATE (DIR &= ~SDA)
  88. #define I2C_READ ((DAT & SDA) != 0)
  89. #define I2C_SDA(bit) if (bit) DAT |= SDA; \
  90. else DAT &= ~SDA
  91. #define I2C_SCL(bit) if (bit) DAT |= SCL; \
  92. else DAT &= ~SCL
  93. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  94. #define CONFIG_RTC_PCF8563
  95. #define CFG_I2C_RTC_ADDR 0x51
  96. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  97. CFG_CMD_ASKENV | \
  98. CFG_CMD_DHCP | \
  99. CFG_CMD_I2C | \
  100. CFG_CMD_NAND | \
  101. CFG_CMD_DATE )
  102. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  103. #include <cmd_confdefs.h>
  104. /*
  105. * Miscellaneous configurable options
  106. */
  107. #define CFG_LONGHELP /* undef to save memory */
  108. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  109. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  110. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  111. #else
  112. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  113. #endif
  114. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  115. #define CFG_MAXARGS 16 /* max number of command args */
  116. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  117. #define CFG_MEMTEST_START 0x0100000 /* memtest works on */
  118. #define CFG_MEMTEST_END 0x0400000 /* 1 ... 4 MB in DRAM */
  119. #define CFG_LOAD_ADDR 0x00100000
  120. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  121. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  122. /*
  123. * Low Level Configuration Settings
  124. * (address mappings, register initial values, etc.)
  125. * You should know what you are doing if you make changes here.
  126. */
  127. /*-----------------------------------------------------------------------
  128. * Internal Memory Mapped Register
  129. */
  130. #define CFG_IMMR 0xF0000000
  131. #define CFG_IMMR_SIZE ((uint)(64 * 1024))
  132. /*-----------------------------------------------------------------------
  133. * Definitions for initial stack pointer and data area (in DPRAM)
  134. */
  135. #define CFG_INIT_RAM_ADDR CFG_IMMR
  136. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  137. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  138. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  139. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  140. /*-----------------------------------------------------------------------
  141. * Start addresses for the final memory configuration
  142. * (Set up by the startup code)
  143. * Please note that CFG_SDRAM_BASE _must_ start at 0
  144. */
  145. #define CFG_SDRAM_BASE 0x00000000
  146. #define CFG_FLASH_BASE 0x40000000
  147. #define CFG_RESET_ADDRESS 0xFFF00100
  148. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  149. #define CFG_MONITOR_BASE TEXT_BASE
  150. #define CFG_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
  151. /*
  152. * For booting Linux, the board info and command line data
  153. * have to be in the first 8 MB of memory, since this is
  154. * the maximum mapped by the Linux kernel during initialization.
  155. */
  156. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  157. /*-----------------------------------------------------------------------
  158. * FLASH organization
  159. */
  160. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  161. #define CFG_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
  162. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  163. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  164. #define CFG_ENV_IS_IN_FLASH 1
  165. #define CFG_ENV_OFFSET 0x00740000
  166. #define CFG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment sector */
  167. #define CFG_ENV_SIZE 0x4000 /* Used Size of Environment Sector */
  168. /*-----------------------------------------------------------------------
  169. * Cache Configuration
  170. */
  171. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  172. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  173. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  174. #endif
  175. /*
  176. * NAND flash support
  177. */
  178. #define CFG_MAX_NAND_DEVICE 1
  179. #define NAND_ChipID_UNKNOWN 0x00
  180. #define SECTORSIZE 512
  181. #define NAND_MAX_FLOORS 1
  182. #define NAND_MAX_CHIPS 1
  183. #define ADDR_PAGE 2
  184. #define ADDR_COLUMN_PAGE 3
  185. #define ADDR_COLUMN 1
  186. #define NAND_NO_RB
  187. #define NAND_WAIT_READY(nand) udelay(12)
  188. #define WRITE_NAND_COMMAND(d, adr) WRITE_NAND(d, adr + 2)
  189. #define WRITE_NAND_ADDRESS(d, adr) WRITE_NAND(d, adr + 1)
  190. #define WRITE_NAND(d, adr) (*(volatile uint8_t *)(adr) = (uint8_t)(d))
  191. #define READ_NAND(adr) (*(volatile uint8_t *)(adr))
  192. #define NAND_DISABLE_CE(nand) /* nop */
  193. #define NAND_ENABLE_CE(nand) /* nop */
  194. #define NAND_CTL_CLRALE(nandptr) /* nop */
  195. #define NAND_CTL_SETALE(nandptr) /* nop */
  196. #define NAND_CTL_CLRCLE(nandptr) /* nop */
  197. #define NAND_CTL_SETCLE(nandptr) /* nop */
  198. /*-----------------------------------------------------------------------
  199. * SYPCR - System Protection Control 11-9
  200. * SYPCR can only be written once after reset!
  201. *-----------------------------------------------------------------------
  202. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  203. */
  204. #if defined(CONFIG_WATCHDOG)
  205. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  206. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  207. #else
  208. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  209. #endif
  210. /*-----------------------------------------------------------------------
  211. * SIUMCR - SIU Module Configuration 11-6
  212. *-----------------------------------------------------------------------
  213. */
  214. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  215. /*-----------------------------------------------------------------------
  216. * TBSCR - Time Base Status and Control 11-26
  217. *-----------------------------------------------------------------------
  218. * Clear Reference Interrupt Status, Timebase freezing enabled
  219. */
  220. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
  221. /*-----------------------------------------------------------------------
  222. * PISCR - Periodic Interrupt Status and Control 11-31
  223. *-----------------------------------------------------------------------
  224. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  225. */
  226. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  227. /*-----------------------------------------------------------------------
  228. * SCCR - System Clock and reset Control Register 15-27
  229. *-----------------------------------------------------------------------
  230. * Set clock output, timebase and RTC source and divider,
  231. * power management and some other internal clocks
  232. */
  233. #define SCCR_MASK SCCR_EBDF11
  234. #define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | \
  235. SCCR_DFBRG00 | SCCR_DFNL000 | SCCR_DFNH000 | \
  236. SCCR_DFLCD000 | SCCR_DFALCD00)
  237. /*-----------------------------------------------------------------------
  238. *
  239. *-----------------------------------------------------------------------
  240. *
  241. */
  242. #define CFG_DER 0
  243. /*
  244. * Init Memory Controller:
  245. *
  246. * BR0 and OR0 (FLASH)
  247. */
  248. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  249. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  250. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  251. /* FLASH timing: Default value of OR0 after reset */
  252. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_MSK | OR_BI | \
  253. OR_SCY_15_CLK | OR_TRLX)
  254. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  255. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  256. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V)
  257. /*
  258. * BR2 and OR2 (NAND Flash)
  259. */
  260. #define CFG_NAND_BASE 0x50000000
  261. #define CFG_NAND_SIZE 0x04000000
  262. #define CFG_OR_TIMING_NAND (OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
  263. OR_SCY_15_CLK | OR_EHTR | OR_TRLX)
  264. #define CFG_BR2_PRELIM ((CFG_NAND_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
  265. #define CFG_OR2_PRELIM (((-CFG_NAND_SIZE) & OR_AM_MSK) | CFG_OR_TIMING_NAND)
  266. /*
  267. * BR3 and OR3 (SDRAM)
  268. */
  269. #define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank */
  270. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  271. /*
  272. * SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care)
  273. */
  274. #define CFG_OR_TIMING_SDRAM 0x00000A00
  275. #define CFG_OR3_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM)
  276. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V)
  277. /*
  278. * 4096 Rows from SDRAM example configuration
  279. * 1000 factor s -> ms
  280. * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
  281. * 4 Number of refresh cycles per period
  282. * 64 Refresh cycle in ms per number of rows
  283. */
  284. #define CFG_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
  285. /*
  286. * Memory Periodic Timer Prescaler
  287. */
  288. /* periodic timer for refresh */
  289. #define CFG_MAMR_PTA 39
  290. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  291. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  292. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  293. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  294. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  295. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  296. /*
  297. * MAMR settings for SDRAM
  298. */
  299. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  300. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  301. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  302. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  303. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  304. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  305. /*
  306. * Internal Definitions
  307. *
  308. * Boot Flags
  309. */
  310. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  311. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  312. #endif /* __CONFIG_H */