ADSP-EDN-extended_cdef.h 118 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609
  1. /* DO NOT EDIT THIS FILE
  2. * Automatically generated by generate-cdef-headers.xsl
  3. * DO NOT EDIT THIS FILE
  4. */
  5. #ifndef __BFIN_CDEF_ADSP_EDN_extended__
  6. #define __BFIN_CDEF_ADSP_EDN_extended__
  7. #define pILAT ((uint32_t volatile *)ILAT) /* Interrupt Latch Register */
  8. #define bfin_read_ILAT() bfin_read32(ILAT)
  9. #define bfin_write_ILAT(val) bfin_write32(ILAT, val)
  10. #define pIMASK ((uint32_t volatile *)IMASK) /* Interrupt Mask Register */
  11. #define bfin_read_IMASK() bfin_read32(IMASK)
  12. #define bfin_write_IMASK(val) bfin_write32(IMASK, val)
  13. #define pIPEND ((uint32_t volatile *)IPEND) /* Interrupt Pending Register */
  14. #define bfin_read_IPEND() bfin_read32(IPEND)
  15. #define bfin_write_IPEND(val) bfin_write32(IPEND, val)
  16. #define pIPRIO ((uint32_t volatile *)IPRIO) /* Interrupt Priority Register */
  17. #define bfin_read_IPRIO() bfin_read32(IPRIO)
  18. #define bfin_write_IPRIO(val) bfin_write32(IPRIO, val)
  19. #define pTCNTL ((uint32_t volatile *)TCNTL) /* Core Timer Control Register */
  20. #define bfin_read_TCNTL() bfin_read32(TCNTL)
  21. #define bfin_write_TCNTL(val) bfin_write32(TCNTL, val)
  22. #define pTPERIOD ((uint32_t volatile *)TPERIOD) /* Core Timer Period Register */
  23. #define bfin_read_TPERIOD() bfin_read32(TPERIOD)
  24. #define bfin_write_TPERIOD(val) bfin_write32(TPERIOD, val)
  25. #define pTSCALE ((uint32_t volatile *)TSCALE) /* Core Timer Scale Register */
  26. #define bfin_read_TSCALE() bfin_read32(TSCALE)
  27. #define bfin_write_TSCALE(val) bfin_write32(TSCALE, val)
  28. #define pTCOUNT ((uint32_t volatile *)TCOUNT) /* Core Timer Count Register */
  29. #define bfin_read_TCOUNT() bfin_read32(TCOUNT)
  30. #define bfin_write_TCOUNT(val) bfin_write32(TCOUNT, val)
  31. #define pSRAM_BASE_ADDR ((void * volatile *)SRAM_BASE_ADDR) /* SRAM Base Address (Read Only) */
  32. #define bfin_read_SRAM_BASE_ADDR() bfin_readPTR(SRAM_BASE_ADDR)
  33. #define bfin_write_SRAM_BASE_ADDR(val) bfin_writePTR(SRAM_BASE_ADDR, val)
  34. #define pDMEM_CONTROL ((uint32_t volatile *)DMEM_CONTROL) /* Data memory control */
  35. #define bfin_read_DMEM_CONTROL() bfin_read32(DMEM_CONTROL)
  36. #define bfin_write_DMEM_CONTROL(val) bfin_write32(DMEM_CONTROL, val)
  37. #define pDCPLB_FAULT_STATUS ((uint32_t volatile *)DCPLB_FAULT_STATUS) /* L1 Data Memory Controller Register */
  38. #define bfin_read_DCPLB_FAULT_STATUS() bfin_read32(DCPLB_FAULT_STATUS)
  39. #define bfin_write_DCPLB_FAULT_STATUS(val) bfin_write32(DCPLB_FAULT_STATUS, val)
  40. #define pDCPLB_FAULT_ADDR ((uint32_t volatile *)DCPLB_FAULT_ADDR)
  41. #define bfin_read_DCPLB_FAULT_ADDR() bfin_read32(DCPLB_FAULT_ADDR)
  42. #define bfin_write_DCPLB_FAULT_ADDR(val) bfin_write32(DCPLB_FAULT_ADDR, val)
  43. #define pDCPLB_ADDR0 ((void * volatile *)DCPLB_ADDR0) /* Data Cache Protection Lookaside Buffer 0 */
  44. #define bfin_read_DCPLB_ADDR0() bfin_readPTR(DCPLB_ADDR0)
  45. #define bfin_write_DCPLB_ADDR0(val) bfin_writePTR(DCPLB_ADDR0, val)
  46. #define pDCPLB_ADDR1 ((void * volatile *)DCPLB_ADDR1) /* Data Cache Protection Lookaside Buffer 1 */
  47. #define bfin_read_DCPLB_ADDR1() bfin_readPTR(DCPLB_ADDR1)
  48. #define bfin_write_DCPLB_ADDR1(val) bfin_writePTR(DCPLB_ADDR1, val)
  49. #define pDCPLB_ADDR2 ((void * volatile *)DCPLB_ADDR2) /* Data Cache Protection Lookaside Buffer 2 */
  50. #define bfin_read_DCPLB_ADDR2() bfin_readPTR(DCPLB_ADDR2)
  51. #define bfin_write_DCPLB_ADDR2(val) bfin_writePTR(DCPLB_ADDR2, val)
  52. #define pDCPLB_ADDR3 ((void * volatile *)DCPLB_ADDR3) /* Data Cache Protection Lookaside Buffer 3 */
  53. #define bfin_read_DCPLB_ADDR3() bfin_readPTR(DCPLB_ADDR3)
  54. #define bfin_write_DCPLB_ADDR3(val) bfin_writePTR(DCPLB_ADDR3, val)
  55. #define pDCPLB_ADDR4 ((void * volatile *)DCPLB_ADDR4) /* Data Cache Protection Lookaside Buffer 4 */
  56. #define bfin_read_DCPLB_ADDR4() bfin_readPTR(DCPLB_ADDR4)
  57. #define bfin_write_DCPLB_ADDR4(val) bfin_writePTR(DCPLB_ADDR4, val)
  58. #define pDCPLB_ADDR5 ((void * volatile *)DCPLB_ADDR5) /* Data Cache Protection Lookaside Buffer 5 */
  59. #define bfin_read_DCPLB_ADDR5() bfin_readPTR(DCPLB_ADDR5)
  60. #define bfin_write_DCPLB_ADDR5(val) bfin_writePTR(DCPLB_ADDR5, val)
  61. #define pDCPLB_ADDR6 ((void * volatile *)DCPLB_ADDR6) /* Data Cache Protection Lookaside Buffer 6 */
  62. #define bfin_read_DCPLB_ADDR6() bfin_readPTR(DCPLB_ADDR6)
  63. #define bfin_write_DCPLB_ADDR6(val) bfin_writePTR(DCPLB_ADDR6, val)
  64. #define pDCPLB_ADDR7 ((void * volatile *)DCPLB_ADDR7) /* Data Cache Protection Lookaside Buffer 7 */
  65. #define bfin_read_DCPLB_ADDR7() bfin_readPTR(DCPLB_ADDR7)
  66. #define bfin_write_DCPLB_ADDR7(val) bfin_writePTR(DCPLB_ADDR7, val)
  67. #define pDCPLB_ADDR8 ((void * volatile *)DCPLB_ADDR8) /* Data Cache Protection Lookaside Buffer 8 */
  68. #define bfin_read_DCPLB_ADDR8() bfin_readPTR(DCPLB_ADDR8)
  69. #define bfin_write_DCPLB_ADDR8(val) bfin_writePTR(DCPLB_ADDR8, val)
  70. #define pDCPLB_ADDR9 ((void * volatile *)DCPLB_ADDR9) /* Data Cache Protection Lookaside Buffer 9 */
  71. #define bfin_read_DCPLB_ADDR9() bfin_readPTR(DCPLB_ADDR9)
  72. #define bfin_write_DCPLB_ADDR9(val) bfin_writePTR(DCPLB_ADDR9, val)
  73. #define pDCPLB_ADDR10 ((void * volatile *)DCPLB_ADDR10) /* Data Cache Protection Lookaside Buffer 10 */
  74. #define bfin_read_DCPLB_ADDR10() bfin_readPTR(DCPLB_ADDR10)
  75. #define bfin_write_DCPLB_ADDR10(val) bfin_writePTR(DCPLB_ADDR10, val)
  76. #define pDCPLB_ADDR11 ((void * volatile *)DCPLB_ADDR11) /* Data Cache Protection Lookaside Buffer 11 */
  77. #define bfin_read_DCPLB_ADDR11() bfin_readPTR(DCPLB_ADDR11)
  78. #define bfin_write_DCPLB_ADDR11(val) bfin_writePTR(DCPLB_ADDR11, val)
  79. #define pDCPLB_ADDR12 ((void * volatile *)DCPLB_ADDR12) /* Data Cache Protection Lookaside Buffer 12 */
  80. #define bfin_read_DCPLB_ADDR12() bfin_readPTR(DCPLB_ADDR12)
  81. #define bfin_write_DCPLB_ADDR12(val) bfin_writePTR(DCPLB_ADDR12, val)
  82. #define pDCPLB_ADDR13 ((void * volatile *)DCPLB_ADDR13) /* Data Cache Protection Lookaside Buffer 13 */
  83. #define bfin_read_DCPLB_ADDR13() bfin_readPTR(DCPLB_ADDR13)
  84. #define bfin_write_DCPLB_ADDR13(val) bfin_writePTR(DCPLB_ADDR13, val)
  85. #define pDCPLB_ADDR14 ((void * volatile *)DCPLB_ADDR14) /* Data Cache Protection Lookaside Buffer 14 */
  86. #define bfin_read_DCPLB_ADDR14() bfin_readPTR(DCPLB_ADDR14)
  87. #define bfin_write_DCPLB_ADDR14(val) bfin_writePTR(DCPLB_ADDR14, val)
  88. #define pDCPLB_ADDR15 ((void * volatile *)DCPLB_ADDR15) /* Data Cache Protection Lookaside Buffer 15 */
  89. #define bfin_read_DCPLB_ADDR15() bfin_readPTR(DCPLB_ADDR15)
  90. #define bfin_write_DCPLB_ADDR15(val) bfin_writePTR(DCPLB_ADDR15, val)
  91. #define pDCPLB_DATA0 ((uint32_t volatile *)DCPLB_DATA0) /* Data Cache 0 Status */
  92. #define bfin_read_DCPLB_DATA0() bfin_read32(DCPLB_DATA0)
  93. #define bfin_write_DCPLB_DATA0(val) bfin_write32(DCPLB_DATA0, val)
  94. #define pDCPLB_DATA1 ((uint32_t volatile *)DCPLB_DATA1) /* Data Cache 1 Status */
  95. #define bfin_read_DCPLB_DATA1() bfin_read32(DCPLB_DATA1)
  96. #define bfin_write_DCPLB_DATA1(val) bfin_write32(DCPLB_DATA1, val)
  97. #define pDCPLB_DATA2 ((uint32_t volatile *)DCPLB_DATA2) /* Data Cache 2 Status */
  98. #define bfin_read_DCPLB_DATA2() bfin_read32(DCPLB_DATA2)
  99. #define bfin_write_DCPLB_DATA2(val) bfin_write32(DCPLB_DATA2, val)
  100. #define pDCPLB_DATA3 ((uint32_t volatile *)DCPLB_DATA3) /* Data Cache 3 Status */
  101. #define bfin_read_DCPLB_DATA3() bfin_read32(DCPLB_DATA3)
  102. #define bfin_write_DCPLB_DATA3(val) bfin_write32(DCPLB_DATA3, val)
  103. #define pDCPLB_DATA4 ((uint32_t volatile *)DCPLB_DATA4) /* Data Cache 4 Status */
  104. #define bfin_read_DCPLB_DATA4() bfin_read32(DCPLB_DATA4)
  105. #define bfin_write_DCPLB_DATA4(val) bfin_write32(DCPLB_DATA4, val)
  106. #define pDCPLB_DATA5 ((uint32_t volatile *)DCPLB_DATA5) /* Data Cache 5 Status */
  107. #define bfin_read_DCPLB_DATA5() bfin_read32(DCPLB_DATA5)
  108. #define bfin_write_DCPLB_DATA5(val) bfin_write32(DCPLB_DATA5, val)
  109. #define pDCPLB_DATA6 ((uint32_t volatile *)DCPLB_DATA6) /* Data Cache 6 Status */
  110. #define bfin_read_DCPLB_DATA6() bfin_read32(DCPLB_DATA6)
  111. #define bfin_write_DCPLB_DATA6(val) bfin_write32(DCPLB_DATA6, val)
  112. #define pDCPLB_DATA7 ((uint32_t volatile *)DCPLB_DATA7) /* Data Cache 7 Status */
  113. #define bfin_read_DCPLB_DATA7() bfin_read32(DCPLB_DATA7)
  114. #define bfin_write_DCPLB_DATA7(val) bfin_write32(DCPLB_DATA7, val)
  115. #define pDCPLB_DATA8 ((uint32_t volatile *)DCPLB_DATA8) /* Data Cache 8 Status */
  116. #define bfin_read_DCPLB_DATA8() bfin_read32(DCPLB_DATA8)
  117. #define bfin_write_DCPLB_DATA8(val) bfin_write32(DCPLB_DATA8, val)
  118. #define pDCPLB_DATA9 ((uint32_t volatile *)DCPLB_DATA9) /* Data Cache 9 Status */
  119. #define bfin_read_DCPLB_DATA9() bfin_read32(DCPLB_DATA9)
  120. #define bfin_write_DCPLB_DATA9(val) bfin_write32(DCPLB_DATA9, val)
  121. #define pDCPLB_DATA10 ((uint32_t volatile *)DCPLB_DATA10) /* Data Cache 10 Status */
  122. #define bfin_read_DCPLB_DATA10() bfin_read32(DCPLB_DATA10)
  123. #define bfin_write_DCPLB_DATA10(val) bfin_write32(DCPLB_DATA10, val)
  124. #define pDCPLB_DATA11 ((uint32_t volatile *)DCPLB_DATA11) /* Data Cache 11 Status */
  125. #define bfin_read_DCPLB_DATA11() bfin_read32(DCPLB_DATA11)
  126. #define bfin_write_DCPLB_DATA11(val) bfin_write32(DCPLB_DATA11, val)
  127. #define pDCPLB_DATA12 ((uint32_t volatile *)DCPLB_DATA12) /* Data Cache 12 Status */
  128. #define bfin_read_DCPLB_DATA12() bfin_read32(DCPLB_DATA12)
  129. #define bfin_write_DCPLB_DATA12(val) bfin_write32(DCPLB_DATA12, val)
  130. #define pDCPLB_DATA13 ((uint32_t volatile *)DCPLB_DATA13) /* Data Cache 13 Status */
  131. #define bfin_read_DCPLB_DATA13() bfin_read32(DCPLB_DATA13)
  132. #define bfin_write_DCPLB_DATA13(val) bfin_write32(DCPLB_DATA13, val)
  133. #define pDCPLB_DATA14 ((uint32_t volatile *)DCPLB_DATA14) /* Data Cache 14 Status */
  134. #define bfin_read_DCPLB_DATA14() bfin_read32(DCPLB_DATA14)
  135. #define bfin_write_DCPLB_DATA14(val) bfin_write32(DCPLB_DATA14, val)
  136. #define pDCPLB_DATA15 ((uint32_t volatile *)DCPLB_DATA15) /* Data Cache 15 Status */
  137. #define bfin_read_DCPLB_DATA15() bfin_read32(DCPLB_DATA15)
  138. #define bfin_write_DCPLB_DATA15(val) bfin_write32(DCPLB_DATA15, val)
  139. #define pDTEST_COMMAND ((uint32_t volatile *)DTEST_COMMAND) /* Data Test Command Register */
  140. #define bfin_read_DTEST_COMMAND() bfin_read32(DTEST_COMMAND)
  141. #define bfin_write_DTEST_COMMAND(val) bfin_write32(DTEST_COMMAND, val)
  142. #define pDTEST_DATA0 ((uint32_t volatile *)DTEST_DATA0) /* Data Test Data Register */
  143. #define bfin_read_DTEST_DATA0() bfin_read32(DTEST_DATA0)
  144. #define bfin_write_DTEST_DATA0(val) bfin_write32(DTEST_DATA0, val)
  145. #define pDTEST_DATA1 ((uint32_t volatile *)DTEST_DATA1) /* Data Test Data Register */
  146. #define bfin_read_DTEST_DATA1() bfin_read32(DTEST_DATA1)
  147. #define bfin_write_DTEST_DATA1(val) bfin_write32(DTEST_DATA1, val)
  148. #define pEVT0 ((void * volatile *)EVT0) /* Event Vector 0 ESR Address */
  149. #define bfin_read_EVT0() bfin_readPTR(EVT0)
  150. #define bfin_write_EVT0(val) bfin_writePTR(EVT0, val)
  151. #define pEVT1 ((void * volatile *)EVT1) /* Event Vector 1 ESR Address */
  152. #define bfin_read_EVT1() bfin_readPTR(EVT1)
  153. #define bfin_write_EVT1(val) bfin_writePTR(EVT1, val)
  154. #define pEVT2 ((void * volatile *)EVT2) /* Event Vector 2 ESR Address */
  155. #define bfin_read_EVT2() bfin_readPTR(EVT2)
  156. #define bfin_write_EVT2(val) bfin_writePTR(EVT2, val)
  157. #define pEVT3 ((void * volatile *)EVT3) /* Event Vector 3 ESR Address */
  158. #define bfin_read_EVT3() bfin_readPTR(EVT3)
  159. #define bfin_write_EVT3(val) bfin_writePTR(EVT3, val)
  160. #define pEVT4 ((void * volatile *)EVT4) /* Event Vector 4 ESR Address */
  161. #define bfin_read_EVT4() bfin_readPTR(EVT4)
  162. #define bfin_write_EVT4(val) bfin_writePTR(EVT4, val)
  163. #define pEVT5 ((void * volatile *)EVT5) /* Event Vector 5 ESR Address */
  164. #define bfin_read_EVT5() bfin_readPTR(EVT5)
  165. #define bfin_write_EVT5(val) bfin_writePTR(EVT5, val)
  166. #define pEVT6 ((void * volatile *)EVT6) /* Event Vector 6 ESR Address */
  167. #define bfin_read_EVT6() bfin_readPTR(EVT6)
  168. #define bfin_write_EVT6(val) bfin_writePTR(EVT6, val)
  169. #define pEVT7 ((void * volatile *)EVT7) /* Event Vector 7 ESR Address */
  170. #define bfin_read_EVT7() bfin_readPTR(EVT7)
  171. #define bfin_write_EVT7(val) bfin_writePTR(EVT7, val)
  172. #define pEVT8 ((void * volatile *)EVT8) /* Event Vector 8 ESR Address */
  173. #define bfin_read_EVT8() bfin_readPTR(EVT8)
  174. #define bfin_write_EVT8(val) bfin_writePTR(EVT8, val)
  175. #define pEVT9 ((void * volatile *)EVT9) /* Event Vector 9 ESR Address */
  176. #define bfin_read_EVT9() bfin_readPTR(EVT9)
  177. #define bfin_write_EVT9(val) bfin_writePTR(EVT9, val)
  178. #define pEVT10 ((void * volatile *)EVT10) /* Event Vector 10 ESR Address */
  179. #define bfin_read_EVT10() bfin_readPTR(EVT10)
  180. #define bfin_write_EVT10(val) bfin_writePTR(EVT10, val)
  181. #define pEVT11 ((void * volatile *)EVT11) /* Event Vector 11 ESR Address */
  182. #define bfin_read_EVT11() bfin_readPTR(EVT11)
  183. #define bfin_write_EVT11(val) bfin_writePTR(EVT11, val)
  184. #define pEVT12 ((void * volatile *)EVT12) /* Event Vector 12 ESR Address */
  185. #define bfin_read_EVT12() bfin_readPTR(EVT12)
  186. #define bfin_write_EVT12(val) bfin_writePTR(EVT12, val)
  187. #define pEVT13 ((void * volatile *)EVT13) /* Event Vector 13 ESR Address */
  188. #define bfin_read_EVT13() bfin_readPTR(EVT13)
  189. #define bfin_write_EVT13(val) bfin_writePTR(EVT13, val)
  190. #define pEVT14 ((void * volatile *)EVT14) /* Event Vector 14 ESR Address */
  191. #define bfin_read_EVT14() bfin_readPTR(EVT14)
  192. #define bfin_write_EVT14(val) bfin_writePTR(EVT14, val)
  193. #define pEVT15 ((void * volatile *)EVT15) /* Event Vector 15 ESR Address */
  194. #define bfin_read_EVT15() bfin_readPTR(EVT15)
  195. #define bfin_write_EVT15(val) bfin_writePTR(EVT15, val)
  196. #define pIMEM_CONTROL ((uint32_t volatile *)IMEM_CONTROL) /* Instruction Memory Control */
  197. #define bfin_read_IMEM_CONTROL() bfin_read32(IMEM_CONTROL)
  198. #define bfin_write_IMEM_CONTROL(val) bfin_write32(IMEM_CONTROL, val)
  199. #define pICPLB_FAULT_STATUS ((uint32_t volatile *)ICPLB_FAULT_STATUS)
  200. #define bfin_read_ICPLB_FAULT_STATUS() bfin_read32(ICPLB_FAULT_STATUS)
  201. #define bfin_write_ICPLB_FAULT_STATUS(val) bfin_write32(ICPLB_FAULT_STATUS, val)
  202. #define pICPLB_FAULT_ADDR ((uint32_t volatile *)ICPLB_FAULT_ADDR)
  203. #define bfin_read_ICPLB_FAULT_ADDR() bfin_read32(ICPLB_FAULT_ADDR)
  204. #define bfin_write_ICPLB_FAULT_ADDR(val) bfin_write32(ICPLB_FAULT_ADDR, val)
  205. #define pICPLB_ADDR0 ((void * volatile *)ICPLB_ADDR0) /* Instruction Cacheability Protection Lookaside Buffer 0 */
  206. #define bfin_read_ICPLB_ADDR0() bfin_readPTR(ICPLB_ADDR0)
  207. #define bfin_write_ICPLB_ADDR0(val) bfin_writePTR(ICPLB_ADDR0, val)
  208. #define pICPLB_ADDR1 ((void * volatile *)ICPLB_ADDR1) /* Instruction Cacheability Protection Lookaside Buffer 1 */
  209. #define bfin_read_ICPLB_ADDR1() bfin_readPTR(ICPLB_ADDR1)
  210. #define bfin_write_ICPLB_ADDR1(val) bfin_writePTR(ICPLB_ADDR1, val)
  211. #define pICPLB_ADDR2 ((void * volatile *)ICPLB_ADDR2) /* Instruction Cacheability Protection Lookaside Buffer 2 */
  212. #define bfin_read_ICPLB_ADDR2() bfin_readPTR(ICPLB_ADDR2)
  213. #define bfin_write_ICPLB_ADDR2(val) bfin_writePTR(ICPLB_ADDR2, val)
  214. #define pICPLB_ADDR3 ((void * volatile *)ICPLB_ADDR3) /* Instruction Cacheability Protection Lookaside Buffer 3 */
  215. #define bfin_read_ICPLB_ADDR3() bfin_readPTR(ICPLB_ADDR3)
  216. #define bfin_write_ICPLB_ADDR3(val) bfin_writePTR(ICPLB_ADDR3, val)
  217. #define pICPLB_ADDR4 ((void * volatile *)ICPLB_ADDR4) /* Instruction Cacheability Protection Lookaside Buffer 4 */
  218. #define bfin_read_ICPLB_ADDR4() bfin_readPTR(ICPLB_ADDR4)
  219. #define bfin_write_ICPLB_ADDR4(val) bfin_writePTR(ICPLB_ADDR4, val)
  220. #define pICPLB_ADDR5 ((void * volatile *)ICPLB_ADDR5) /* Instruction Cacheability Protection Lookaside Buffer 5 */
  221. #define bfin_read_ICPLB_ADDR5() bfin_readPTR(ICPLB_ADDR5)
  222. #define bfin_write_ICPLB_ADDR5(val) bfin_writePTR(ICPLB_ADDR5, val)
  223. #define pICPLB_ADDR6 ((void * volatile *)ICPLB_ADDR6) /* Instruction Cacheability Protection Lookaside Buffer 6 */
  224. #define bfin_read_ICPLB_ADDR6() bfin_readPTR(ICPLB_ADDR6)
  225. #define bfin_write_ICPLB_ADDR6(val) bfin_writePTR(ICPLB_ADDR6, val)
  226. #define pICPLB_ADDR7 ((void * volatile *)ICPLB_ADDR7) /* Instruction Cacheability Protection Lookaside Buffer 7 */
  227. #define bfin_read_ICPLB_ADDR7() bfin_readPTR(ICPLB_ADDR7)
  228. #define bfin_write_ICPLB_ADDR7(val) bfin_writePTR(ICPLB_ADDR7, val)
  229. #define pICPLB_ADDR8 ((void * volatile *)ICPLB_ADDR8) /* Instruction Cacheability Protection Lookaside Buffer 8 */
  230. #define bfin_read_ICPLB_ADDR8() bfin_readPTR(ICPLB_ADDR8)
  231. #define bfin_write_ICPLB_ADDR8(val) bfin_writePTR(ICPLB_ADDR8, val)
  232. #define pICPLB_ADDR9 ((void * volatile *)ICPLB_ADDR9) /* Instruction Cacheability Protection Lookaside Buffer 9 */
  233. #define bfin_read_ICPLB_ADDR9() bfin_readPTR(ICPLB_ADDR9)
  234. #define bfin_write_ICPLB_ADDR9(val) bfin_writePTR(ICPLB_ADDR9, val)
  235. #define pICPLB_ADDR10 ((void * volatile *)ICPLB_ADDR10) /* Instruction Cacheability Protection Lookaside Buffer 10 */
  236. #define bfin_read_ICPLB_ADDR10() bfin_readPTR(ICPLB_ADDR10)
  237. #define bfin_write_ICPLB_ADDR10(val) bfin_writePTR(ICPLB_ADDR10, val)
  238. #define pICPLB_ADDR11 ((void * volatile *)ICPLB_ADDR11) /* Instruction Cacheability Protection Lookaside Buffer 11 */
  239. #define bfin_read_ICPLB_ADDR11() bfin_readPTR(ICPLB_ADDR11)
  240. #define bfin_write_ICPLB_ADDR11(val) bfin_writePTR(ICPLB_ADDR11, val)
  241. #define pICPLB_ADDR12 ((void * volatile *)ICPLB_ADDR12) /* Instruction Cacheability Protection Lookaside Buffer 12 */
  242. #define bfin_read_ICPLB_ADDR12() bfin_readPTR(ICPLB_ADDR12)
  243. #define bfin_write_ICPLB_ADDR12(val) bfin_writePTR(ICPLB_ADDR12, val)
  244. #define pICPLB_ADDR13 ((void * volatile *)ICPLB_ADDR13) /* Instruction Cacheability Protection Lookaside Buffer 13 */
  245. #define bfin_read_ICPLB_ADDR13() bfin_readPTR(ICPLB_ADDR13)
  246. #define bfin_write_ICPLB_ADDR13(val) bfin_writePTR(ICPLB_ADDR13, val)
  247. #define pICPLB_ADDR14 ((void * volatile *)ICPLB_ADDR14) /* Instruction Cacheability Protection Lookaside Buffer 14 */
  248. #define bfin_read_ICPLB_ADDR14() bfin_readPTR(ICPLB_ADDR14)
  249. #define bfin_write_ICPLB_ADDR14(val) bfin_writePTR(ICPLB_ADDR14, val)
  250. #define pICPLB_ADDR15 ((void * volatile *)ICPLB_ADDR15) /* Instruction Cacheability Protection Lookaside Buffer 15 */
  251. #define bfin_read_ICPLB_ADDR15() bfin_readPTR(ICPLB_ADDR15)
  252. #define bfin_write_ICPLB_ADDR15(val) bfin_writePTR(ICPLB_ADDR15, val)
  253. #define pICPLB_DATA0 ((uint32_t volatile *)ICPLB_DATA0) /* Instruction Cache 0 Status */
  254. #define bfin_read_ICPLB_DATA0() bfin_read32(ICPLB_DATA0)
  255. #define bfin_write_ICPLB_DATA0(val) bfin_write32(ICPLB_DATA0, val)
  256. #define pICPLB_DATA1 ((uint32_t volatile *)ICPLB_DATA1) /* Instruction Cache 1 Status */
  257. #define bfin_read_ICPLB_DATA1() bfin_read32(ICPLB_DATA1)
  258. #define bfin_write_ICPLB_DATA1(val) bfin_write32(ICPLB_DATA1, val)
  259. #define pICPLB_DATA2 ((uint32_t volatile *)ICPLB_DATA2) /* Instruction Cache 2 Status */
  260. #define bfin_read_ICPLB_DATA2() bfin_read32(ICPLB_DATA2)
  261. #define bfin_write_ICPLB_DATA2(val) bfin_write32(ICPLB_DATA2, val)
  262. #define pICPLB_DATA3 ((uint32_t volatile *)ICPLB_DATA3) /* Instruction Cache 3 Status */
  263. #define bfin_read_ICPLB_DATA3() bfin_read32(ICPLB_DATA3)
  264. #define bfin_write_ICPLB_DATA3(val) bfin_write32(ICPLB_DATA3, val)
  265. #define pICPLB_DATA4 ((uint32_t volatile *)ICPLB_DATA4) /* Instruction Cache 4 Status */
  266. #define bfin_read_ICPLB_DATA4() bfin_read32(ICPLB_DATA4)
  267. #define bfin_write_ICPLB_DATA4(val) bfin_write32(ICPLB_DATA4, val)
  268. #define pICPLB_DATA5 ((uint32_t volatile *)ICPLB_DATA5) /* Instruction Cache 5 Status */
  269. #define bfin_read_ICPLB_DATA5() bfin_read32(ICPLB_DATA5)
  270. #define bfin_write_ICPLB_DATA5(val) bfin_write32(ICPLB_DATA5, val)
  271. #define pICPLB_DATA6 ((uint32_t volatile *)ICPLB_DATA6) /* Instruction Cache 6 Status */
  272. #define bfin_read_ICPLB_DATA6() bfin_read32(ICPLB_DATA6)
  273. #define bfin_write_ICPLB_DATA6(val) bfin_write32(ICPLB_DATA6, val)
  274. #define pICPLB_DATA7 ((uint32_t volatile *)ICPLB_DATA7) /* Instruction Cache 7 Status */
  275. #define bfin_read_ICPLB_DATA7() bfin_read32(ICPLB_DATA7)
  276. #define bfin_write_ICPLB_DATA7(val) bfin_write32(ICPLB_DATA7, val)
  277. #define pICPLB_DATA8 ((uint32_t volatile *)ICPLB_DATA8) /* Instruction Cache 8 Status */
  278. #define bfin_read_ICPLB_DATA8() bfin_read32(ICPLB_DATA8)
  279. #define bfin_write_ICPLB_DATA8(val) bfin_write32(ICPLB_DATA8, val)
  280. #define pICPLB_DATA9 ((uint32_t volatile *)ICPLB_DATA9) /* Instruction Cache 9 Status */
  281. #define bfin_read_ICPLB_DATA9() bfin_read32(ICPLB_DATA9)
  282. #define bfin_write_ICPLB_DATA9(val) bfin_write32(ICPLB_DATA9, val)
  283. #define pICPLB_DATA10 ((uint32_t volatile *)ICPLB_DATA10) /* Instruction Cache 10 Status */
  284. #define bfin_read_ICPLB_DATA10() bfin_read32(ICPLB_DATA10)
  285. #define bfin_write_ICPLB_DATA10(val) bfin_write32(ICPLB_DATA10, val)
  286. #define pICPLB_DATA11 ((uint32_t volatile *)ICPLB_DATA11) /* Instruction Cache 11 Status */
  287. #define bfin_read_ICPLB_DATA11() bfin_read32(ICPLB_DATA11)
  288. #define bfin_write_ICPLB_DATA11(val) bfin_write32(ICPLB_DATA11, val)
  289. #define pICPLB_DATA12 ((uint32_t volatile *)ICPLB_DATA12) /* Instruction Cache 12 Status */
  290. #define bfin_read_ICPLB_DATA12() bfin_read32(ICPLB_DATA12)
  291. #define bfin_write_ICPLB_DATA12(val) bfin_write32(ICPLB_DATA12, val)
  292. #define pICPLB_DATA13 ((uint32_t volatile *)ICPLB_DATA13) /* Instruction Cache 13 Status */
  293. #define bfin_read_ICPLB_DATA13() bfin_read32(ICPLB_DATA13)
  294. #define bfin_write_ICPLB_DATA13(val) bfin_write32(ICPLB_DATA13, val)
  295. #define pICPLB_DATA14 ((uint32_t volatile *)ICPLB_DATA14) /* Instruction Cache 14 Status */
  296. #define bfin_read_ICPLB_DATA14() bfin_read32(ICPLB_DATA14)
  297. #define bfin_write_ICPLB_DATA14(val) bfin_write32(ICPLB_DATA14, val)
  298. #define pICPLB_DATA15 ((uint32_t volatile *)ICPLB_DATA15) /* Instruction Cache 15 Status */
  299. #define bfin_read_ICPLB_DATA15() bfin_read32(ICPLB_DATA15)
  300. #define bfin_write_ICPLB_DATA15(val) bfin_write32(ICPLB_DATA15, val)
  301. #define pITEST_COMMAND ((uint32_t volatile *)ITEST_COMMAND) /* Instruction Test Command Register */
  302. #define bfin_read_ITEST_COMMAND() bfin_read32(ITEST_COMMAND)
  303. #define bfin_write_ITEST_COMMAND(val) bfin_write32(ITEST_COMMAND, val)
  304. #define pITEST_DATA0 ((uint32_t volatile *)ITEST_DATA0) /* Instruction Test Data Register */
  305. #define bfin_read_ITEST_DATA0() bfin_read32(ITEST_DATA0)
  306. #define bfin_write_ITEST_DATA0(val) bfin_write32(ITEST_DATA0, val)
  307. #define pITEST_DATA1 ((uint32_t volatile *)ITEST_DATA1) /* Instruction Test Data Register */
  308. #define bfin_read_ITEST_DATA1() bfin_read32(ITEST_DATA1)
  309. #define bfin_write_ITEST_DATA1(val) bfin_write32(ITEST_DATA1, val)
  310. #define pMDMAFLX0_DMACNFG_D ((uint16_t volatile *)MDMAFLX0_DMACNFG_D)
  311. #define bfin_read_MDMAFLX0_DMACNFG_D() bfin_read16(MDMAFLX0_DMACNFG_D)
  312. #define bfin_write_MDMAFLX0_DMACNFG_D(val) bfin_write16(MDMAFLX0_DMACNFG_D, val)
  313. #define pMDMAFLX0_XCOUNT_D ((uint16_t volatile *)MDMAFLX0_XCOUNT_D)
  314. #define bfin_read_MDMAFLX0_XCOUNT_D() bfin_read16(MDMAFLX0_XCOUNT_D)
  315. #define bfin_write_MDMAFLX0_XCOUNT_D(val) bfin_write16(MDMAFLX0_XCOUNT_D, val)
  316. #define pMDMAFLX0_XMODIFY_D ((uint16_t volatile *)MDMAFLX0_XMODIFY_D)
  317. #define bfin_read_MDMAFLX0_XMODIFY_D() bfin_read16(MDMAFLX0_XMODIFY_D)
  318. #define bfin_write_MDMAFLX0_XMODIFY_D(val) bfin_write16(MDMAFLX0_XMODIFY_D, val)
  319. #define pMDMAFLX0_YCOUNT_D ((uint16_t volatile *)MDMAFLX0_YCOUNT_D)
  320. #define bfin_read_MDMAFLX0_YCOUNT_D() bfin_read16(MDMAFLX0_YCOUNT_D)
  321. #define bfin_write_MDMAFLX0_YCOUNT_D(val) bfin_write16(MDMAFLX0_YCOUNT_D, val)
  322. #define pMDMAFLX0_YMODIFY_D ((uint16_t volatile *)MDMAFLX0_YMODIFY_D)
  323. #define bfin_read_MDMAFLX0_YMODIFY_D() bfin_read16(MDMAFLX0_YMODIFY_D)
  324. #define bfin_write_MDMAFLX0_YMODIFY_D(val) bfin_write16(MDMAFLX0_YMODIFY_D, val)
  325. #define pMDMAFLX0_IRQSTAT_D ((uint16_t volatile *)MDMAFLX0_IRQSTAT_D)
  326. #define bfin_read_MDMAFLX0_IRQSTAT_D() bfin_read16(MDMAFLX0_IRQSTAT_D)
  327. #define bfin_write_MDMAFLX0_IRQSTAT_D(val) bfin_write16(MDMAFLX0_IRQSTAT_D, val)
  328. #define pMDMAFLX0_PMAP_D ((uint16_t volatile *)MDMAFLX0_PMAP_D)
  329. #define bfin_read_MDMAFLX0_PMAP_D() bfin_read16(MDMAFLX0_PMAP_D)
  330. #define bfin_write_MDMAFLX0_PMAP_D(val) bfin_write16(MDMAFLX0_PMAP_D, val)
  331. #define pMDMAFLX0_CURXCOUNT_D ((uint16_t volatile *)MDMAFLX0_CURXCOUNT_D)
  332. #define bfin_read_MDMAFLX0_CURXCOUNT_D() bfin_read16(MDMAFLX0_CURXCOUNT_D)
  333. #define bfin_write_MDMAFLX0_CURXCOUNT_D(val) bfin_write16(MDMAFLX0_CURXCOUNT_D, val)
  334. #define pMDMAFLX0_CURYCOUNT_D ((uint16_t volatile *)MDMAFLX0_CURYCOUNT_D)
  335. #define bfin_read_MDMAFLX0_CURYCOUNT_D() bfin_read16(MDMAFLX0_CURYCOUNT_D)
  336. #define bfin_write_MDMAFLX0_CURYCOUNT_D(val) bfin_write16(MDMAFLX0_CURYCOUNT_D, val)
  337. #define pMDMAFLX0_DMACNFG_S ((uint16_t volatile *)MDMAFLX0_DMACNFG_S)
  338. #define bfin_read_MDMAFLX0_DMACNFG_S() bfin_read16(MDMAFLX0_DMACNFG_S)
  339. #define bfin_write_MDMAFLX0_DMACNFG_S(val) bfin_write16(MDMAFLX0_DMACNFG_S, val)
  340. #define pMDMAFLX0_XCOUNT_S ((uint16_t volatile *)MDMAFLX0_XCOUNT_S)
  341. #define bfin_read_MDMAFLX0_XCOUNT_S() bfin_read16(MDMAFLX0_XCOUNT_S)
  342. #define bfin_write_MDMAFLX0_XCOUNT_S(val) bfin_write16(MDMAFLX0_XCOUNT_S, val)
  343. #define pMDMAFLX0_XMODIFY_S ((uint16_t volatile *)MDMAFLX0_XMODIFY_S)
  344. #define bfin_read_MDMAFLX0_XMODIFY_S() bfin_read16(MDMAFLX0_XMODIFY_S)
  345. #define bfin_write_MDMAFLX0_XMODIFY_S(val) bfin_write16(MDMAFLX0_XMODIFY_S, val)
  346. #define pMDMAFLX0_YCOUNT_S ((uint16_t volatile *)MDMAFLX0_YCOUNT_S)
  347. #define bfin_read_MDMAFLX0_YCOUNT_S() bfin_read16(MDMAFLX0_YCOUNT_S)
  348. #define bfin_write_MDMAFLX0_YCOUNT_S(val) bfin_write16(MDMAFLX0_YCOUNT_S, val)
  349. #define pMDMAFLX0_YMODIFY_S ((uint16_t volatile *)MDMAFLX0_YMODIFY_S)
  350. #define bfin_read_MDMAFLX0_YMODIFY_S() bfin_read16(MDMAFLX0_YMODIFY_S)
  351. #define bfin_write_MDMAFLX0_YMODIFY_S(val) bfin_write16(MDMAFLX0_YMODIFY_S, val)
  352. #define pMDMAFLX0_IRQSTAT_S ((uint16_t volatile *)MDMAFLX0_IRQSTAT_S)
  353. #define bfin_read_MDMAFLX0_IRQSTAT_S() bfin_read16(MDMAFLX0_IRQSTAT_S)
  354. #define bfin_write_MDMAFLX0_IRQSTAT_S(val) bfin_write16(MDMAFLX0_IRQSTAT_S, val)
  355. #define pMDMAFLX0_PMAP_S ((uint16_t volatile *)MDMAFLX0_PMAP_S)
  356. #define bfin_read_MDMAFLX0_PMAP_S() bfin_read16(MDMAFLX0_PMAP_S)
  357. #define bfin_write_MDMAFLX0_PMAP_S(val) bfin_write16(MDMAFLX0_PMAP_S, val)
  358. #define pMDMAFLX0_CURXCOUNT_S ((uint16_t volatile *)MDMAFLX0_CURXCOUNT_S)
  359. #define bfin_read_MDMAFLX0_CURXCOUNT_S() bfin_read16(MDMAFLX0_CURXCOUNT_S)
  360. #define bfin_write_MDMAFLX0_CURXCOUNT_S(val) bfin_write16(MDMAFLX0_CURXCOUNT_S, val)
  361. #define pMDMAFLX0_CURYCOUNT_S ((uint16_t volatile *)MDMAFLX0_CURYCOUNT_S)
  362. #define bfin_read_MDMAFLX0_CURYCOUNT_S() bfin_read16(MDMAFLX0_CURYCOUNT_S)
  363. #define bfin_write_MDMAFLX0_CURYCOUNT_S(val) bfin_write16(MDMAFLX0_CURYCOUNT_S, val)
  364. #define pMDMAFLX1_DMACNFG_D ((uint16_t volatile *)MDMAFLX1_DMACNFG_D)
  365. #define bfin_read_MDMAFLX1_DMACNFG_D() bfin_read16(MDMAFLX1_DMACNFG_D)
  366. #define bfin_write_MDMAFLX1_DMACNFG_D(val) bfin_write16(MDMAFLX1_DMACNFG_D, val)
  367. #define pMDMAFLX1_XCOUNT_D ((uint16_t volatile *)MDMAFLX1_XCOUNT_D)
  368. #define bfin_read_MDMAFLX1_XCOUNT_D() bfin_read16(MDMAFLX1_XCOUNT_D)
  369. #define bfin_write_MDMAFLX1_XCOUNT_D(val) bfin_write16(MDMAFLX1_XCOUNT_D, val)
  370. #define pMDMAFLX1_XMODIFY_D ((uint16_t volatile *)MDMAFLX1_XMODIFY_D)
  371. #define bfin_read_MDMAFLX1_XMODIFY_D() bfin_read16(MDMAFLX1_XMODIFY_D)
  372. #define bfin_write_MDMAFLX1_XMODIFY_D(val) bfin_write16(MDMAFLX1_XMODIFY_D, val)
  373. #define pMDMAFLX1_YCOUNT_D ((uint16_t volatile *)MDMAFLX1_YCOUNT_D)
  374. #define bfin_read_MDMAFLX1_YCOUNT_D() bfin_read16(MDMAFLX1_YCOUNT_D)
  375. #define bfin_write_MDMAFLX1_YCOUNT_D(val) bfin_write16(MDMAFLX1_YCOUNT_D, val)
  376. #define pMDMAFLX1_YMODIFY_D ((uint16_t volatile *)MDMAFLX1_YMODIFY_D)
  377. #define bfin_read_MDMAFLX1_YMODIFY_D() bfin_read16(MDMAFLX1_YMODIFY_D)
  378. #define bfin_write_MDMAFLX1_YMODIFY_D(val) bfin_write16(MDMAFLX1_YMODIFY_D, val)
  379. #define pMDMAFLX1_IRQSTAT_D ((uint16_t volatile *)MDMAFLX1_IRQSTAT_D)
  380. #define bfin_read_MDMAFLX1_IRQSTAT_D() bfin_read16(MDMAFLX1_IRQSTAT_D)
  381. #define bfin_write_MDMAFLX1_IRQSTAT_D(val) bfin_write16(MDMAFLX1_IRQSTAT_D, val)
  382. #define pMDMAFLX1_PMAP_D ((uint16_t volatile *)MDMAFLX1_PMAP_D)
  383. #define bfin_read_MDMAFLX1_PMAP_D() bfin_read16(MDMAFLX1_PMAP_D)
  384. #define bfin_write_MDMAFLX1_PMAP_D(val) bfin_write16(MDMAFLX1_PMAP_D, val)
  385. #define pMDMAFLX1_CURXCOUNT_D ((uint16_t volatile *)MDMAFLX1_CURXCOUNT_D)
  386. #define bfin_read_MDMAFLX1_CURXCOUNT_D() bfin_read16(MDMAFLX1_CURXCOUNT_D)
  387. #define bfin_write_MDMAFLX1_CURXCOUNT_D(val) bfin_write16(MDMAFLX1_CURXCOUNT_D, val)
  388. #define pMDMAFLX1_CURYCOUNT_D ((uint16_t volatile *)MDMAFLX1_CURYCOUNT_D)
  389. #define bfin_read_MDMAFLX1_CURYCOUNT_D() bfin_read16(MDMAFLX1_CURYCOUNT_D)
  390. #define bfin_write_MDMAFLX1_CURYCOUNT_D(val) bfin_write16(MDMAFLX1_CURYCOUNT_D, val)
  391. #define pMDMAFLX1_DMACNFG_S ((uint16_t volatile *)MDMAFLX1_DMACNFG_S)
  392. #define bfin_read_MDMAFLX1_DMACNFG_S() bfin_read16(MDMAFLX1_DMACNFG_S)
  393. #define bfin_write_MDMAFLX1_DMACNFG_S(val) bfin_write16(MDMAFLX1_DMACNFG_S, val)
  394. #define pMDMAFLX1_XCOUNT_S ((uint16_t volatile *)MDMAFLX1_XCOUNT_S)
  395. #define bfin_read_MDMAFLX1_XCOUNT_S() bfin_read16(MDMAFLX1_XCOUNT_S)
  396. #define bfin_write_MDMAFLX1_XCOUNT_S(val) bfin_write16(MDMAFLX1_XCOUNT_S, val)
  397. #define pMDMAFLX1_XMODIFY_S ((uint16_t volatile *)MDMAFLX1_XMODIFY_S)
  398. #define bfin_read_MDMAFLX1_XMODIFY_S() bfin_read16(MDMAFLX1_XMODIFY_S)
  399. #define bfin_write_MDMAFLX1_XMODIFY_S(val) bfin_write16(MDMAFLX1_XMODIFY_S, val)
  400. #define pMDMAFLX1_YCOUNT_S ((uint16_t volatile *)MDMAFLX1_YCOUNT_S)
  401. #define bfin_read_MDMAFLX1_YCOUNT_S() bfin_read16(MDMAFLX1_YCOUNT_S)
  402. #define bfin_write_MDMAFLX1_YCOUNT_S(val) bfin_write16(MDMAFLX1_YCOUNT_S, val)
  403. #define pMDMAFLX1_YMODIFY_S ((uint16_t volatile *)MDMAFLX1_YMODIFY_S)
  404. #define bfin_read_MDMAFLX1_YMODIFY_S() bfin_read16(MDMAFLX1_YMODIFY_S)
  405. #define bfin_write_MDMAFLX1_YMODIFY_S(val) bfin_write16(MDMAFLX1_YMODIFY_S, val)
  406. #define pMDMAFLX1_IRQSTAT_S ((uint16_t volatile *)MDMAFLX1_IRQSTAT_S)
  407. #define bfin_read_MDMAFLX1_IRQSTAT_S() bfin_read16(MDMAFLX1_IRQSTAT_S)
  408. #define bfin_write_MDMAFLX1_IRQSTAT_S(val) bfin_write16(MDMAFLX1_IRQSTAT_S, val)
  409. #define pMDMAFLX1_PMAP_S ((uint16_t volatile *)MDMAFLX1_PMAP_S)
  410. #define bfin_read_MDMAFLX1_PMAP_S() bfin_read16(MDMAFLX1_PMAP_S)
  411. #define bfin_write_MDMAFLX1_PMAP_S(val) bfin_write16(MDMAFLX1_PMAP_S, val)
  412. #define pMDMAFLX1_CURXCOUNT_S ((uint16_t volatile *)MDMAFLX1_CURXCOUNT_S)
  413. #define bfin_read_MDMAFLX1_CURXCOUNT_S() bfin_read16(MDMAFLX1_CURXCOUNT_S)
  414. #define bfin_write_MDMAFLX1_CURXCOUNT_S(val) bfin_write16(MDMAFLX1_CURXCOUNT_S, val)
  415. #define pMDMAFLX1_CURYCOUNT_S ((uint16_t volatile *)MDMAFLX1_CURYCOUNT_S)
  416. #define bfin_read_MDMAFLX1_CURYCOUNT_S() bfin_read16(MDMAFLX1_CURYCOUNT_S)
  417. #define bfin_write_MDMAFLX1_CURYCOUNT_S(val) bfin_write16(MDMAFLX1_CURYCOUNT_S, val)
  418. #define pDMAFLX0_DMACNFG ((uint16_t volatile *)DMAFLX0_DMACNFG)
  419. #define bfin_read_DMAFLX0_DMACNFG() bfin_read16(DMAFLX0_DMACNFG)
  420. #define bfin_write_DMAFLX0_DMACNFG(val) bfin_write16(DMAFLX0_DMACNFG, val)
  421. #define pDMAFLX0_XCOUNT ((uint16_t volatile *)DMAFLX0_XCOUNT)
  422. #define bfin_read_DMAFLX0_XCOUNT() bfin_read16(DMAFLX0_XCOUNT)
  423. #define bfin_write_DMAFLX0_XCOUNT(val) bfin_write16(DMAFLX0_XCOUNT, val)
  424. #define pDMAFLX0_XMODIFY ((uint16_t volatile *)DMAFLX0_XMODIFY)
  425. #define bfin_read_DMAFLX0_XMODIFY() bfin_read16(DMAFLX0_XMODIFY)
  426. #define bfin_write_DMAFLX0_XMODIFY(val) bfin_write16(DMAFLX0_XMODIFY, val)
  427. #define pDMAFLX0_YCOUNT ((uint16_t volatile *)DMAFLX0_YCOUNT)
  428. #define bfin_read_DMAFLX0_YCOUNT() bfin_read16(DMAFLX0_YCOUNT)
  429. #define bfin_write_DMAFLX0_YCOUNT(val) bfin_write16(DMAFLX0_YCOUNT, val)
  430. #define pDMAFLX0_YMODIFY ((uint16_t volatile *)DMAFLX0_YMODIFY)
  431. #define bfin_read_DMAFLX0_YMODIFY() bfin_read16(DMAFLX0_YMODIFY)
  432. #define bfin_write_DMAFLX0_YMODIFY(val) bfin_write16(DMAFLX0_YMODIFY, val)
  433. #define pDMAFLX0_IRQSTAT ((uint16_t volatile *)DMAFLX0_IRQSTAT)
  434. #define bfin_read_DMAFLX0_IRQSTAT() bfin_read16(DMAFLX0_IRQSTAT)
  435. #define bfin_write_DMAFLX0_IRQSTAT(val) bfin_write16(DMAFLX0_IRQSTAT, val)
  436. #define pDMAFLX0_PMAP ((uint16_t volatile *)DMAFLX0_PMAP)
  437. #define bfin_read_DMAFLX0_PMAP() bfin_read16(DMAFLX0_PMAP)
  438. #define bfin_write_DMAFLX0_PMAP(val) bfin_write16(DMAFLX0_PMAP, val)
  439. #define pDMAFLX0_CURXCOUNT ((uint16_t volatile *)DMAFLX0_CURXCOUNT)
  440. #define bfin_read_DMAFLX0_CURXCOUNT() bfin_read16(DMAFLX0_CURXCOUNT)
  441. #define bfin_write_DMAFLX0_CURXCOUNT(val) bfin_write16(DMAFLX0_CURXCOUNT, val)
  442. #define pDMAFLX0_CURYCOUNT ((uint16_t volatile *)DMAFLX0_CURYCOUNT)
  443. #define bfin_read_DMAFLX0_CURYCOUNT() bfin_read16(DMAFLX0_CURYCOUNT)
  444. #define bfin_write_DMAFLX0_CURYCOUNT(val) bfin_write16(DMAFLX0_CURYCOUNT, val)
  445. #define pDMAFLX1_DMACNFG ((uint16_t volatile *)DMAFLX1_DMACNFG)
  446. #define bfin_read_DMAFLX1_DMACNFG() bfin_read16(DMAFLX1_DMACNFG)
  447. #define bfin_write_DMAFLX1_DMACNFG(val) bfin_write16(DMAFLX1_DMACNFG, val)
  448. #define pDMAFLX1_XCOUNT ((uint16_t volatile *)DMAFLX1_XCOUNT)
  449. #define bfin_read_DMAFLX1_XCOUNT() bfin_read16(DMAFLX1_XCOUNT)
  450. #define bfin_write_DMAFLX1_XCOUNT(val) bfin_write16(DMAFLX1_XCOUNT, val)
  451. #define pDMAFLX1_XMODIFY ((uint16_t volatile *)DMAFLX1_XMODIFY)
  452. #define bfin_read_DMAFLX1_XMODIFY() bfin_read16(DMAFLX1_XMODIFY)
  453. #define bfin_write_DMAFLX1_XMODIFY(val) bfin_write16(DMAFLX1_XMODIFY, val)
  454. #define pDMAFLX1_YCOUNT ((uint16_t volatile *)DMAFLX1_YCOUNT)
  455. #define bfin_read_DMAFLX1_YCOUNT() bfin_read16(DMAFLX1_YCOUNT)
  456. #define bfin_write_DMAFLX1_YCOUNT(val) bfin_write16(DMAFLX1_YCOUNT, val)
  457. #define pDMAFLX1_YMODIFY ((uint16_t volatile *)DMAFLX1_YMODIFY)
  458. #define bfin_read_DMAFLX1_YMODIFY() bfin_read16(DMAFLX1_YMODIFY)
  459. #define bfin_write_DMAFLX1_YMODIFY(val) bfin_write16(DMAFLX1_YMODIFY, val)
  460. #define pDMAFLX1_IRQSTAT ((uint16_t volatile *)DMAFLX1_IRQSTAT)
  461. #define bfin_read_DMAFLX1_IRQSTAT() bfin_read16(DMAFLX1_IRQSTAT)
  462. #define bfin_write_DMAFLX1_IRQSTAT(val) bfin_write16(DMAFLX1_IRQSTAT, val)
  463. #define pDMAFLX1_PMAP ((uint16_t volatile *)DMAFLX1_PMAP)
  464. #define bfin_read_DMAFLX1_PMAP() bfin_read16(DMAFLX1_PMAP)
  465. #define bfin_write_DMAFLX1_PMAP(val) bfin_write16(DMAFLX1_PMAP, val)
  466. #define pDMAFLX1_CURXCOUNT ((uint16_t volatile *)DMAFLX1_CURXCOUNT)
  467. #define bfin_read_DMAFLX1_CURXCOUNT() bfin_read16(DMAFLX1_CURXCOUNT)
  468. #define bfin_write_DMAFLX1_CURXCOUNT(val) bfin_write16(DMAFLX1_CURXCOUNT, val)
  469. #define pDMAFLX1_CURYCOUNT ((uint16_t volatile *)DMAFLX1_CURYCOUNT)
  470. #define bfin_read_DMAFLX1_CURYCOUNT() bfin_read16(DMAFLX1_CURYCOUNT)
  471. #define bfin_write_DMAFLX1_CURYCOUNT(val) bfin_write16(DMAFLX1_CURYCOUNT, val)
  472. #define pDMAFLX2_DMACNFG ((uint16_t volatile *)DMAFLX2_DMACNFG)
  473. #define bfin_read_DMAFLX2_DMACNFG() bfin_read16(DMAFLX2_DMACNFG)
  474. #define bfin_write_DMAFLX2_DMACNFG(val) bfin_write16(DMAFLX2_DMACNFG, val)
  475. #define pDMAFLX2_XCOUNT ((uint16_t volatile *)DMAFLX2_XCOUNT)
  476. #define bfin_read_DMAFLX2_XCOUNT() bfin_read16(DMAFLX2_XCOUNT)
  477. #define bfin_write_DMAFLX2_XCOUNT(val) bfin_write16(DMAFLX2_XCOUNT, val)
  478. #define pDMAFLX2_XMODIFY ((uint16_t volatile *)DMAFLX2_XMODIFY)
  479. #define bfin_read_DMAFLX2_XMODIFY() bfin_read16(DMAFLX2_XMODIFY)
  480. #define bfin_write_DMAFLX2_XMODIFY(val) bfin_write16(DMAFLX2_XMODIFY, val)
  481. #define pDMAFLX2_YCOUNT ((uint16_t volatile *)DMAFLX2_YCOUNT)
  482. #define bfin_read_DMAFLX2_YCOUNT() bfin_read16(DMAFLX2_YCOUNT)
  483. #define bfin_write_DMAFLX2_YCOUNT(val) bfin_write16(DMAFLX2_YCOUNT, val)
  484. #define pDMAFLX2_YMODIFY ((uint16_t volatile *)DMAFLX2_YMODIFY)
  485. #define bfin_read_DMAFLX2_YMODIFY() bfin_read16(DMAFLX2_YMODIFY)
  486. #define bfin_write_DMAFLX2_YMODIFY(val) bfin_write16(DMAFLX2_YMODIFY, val)
  487. #define pDMAFLX2_IRQSTAT ((uint16_t volatile *)DMAFLX2_IRQSTAT)
  488. #define bfin_read_DMAFLX2_IRQSTAT() bfin_read16(DMAFLX2_IRQSTAT)
  489. #define bfin_write_DMAFLX2_IRQSTAT(val) bfin_write16(DMAFLX2_IRQSTAT, val)
  490. #define pDMAFLX2_PMAP ((uint16_t volatile *)DMAFLX2_PMAP)
  491. #define bfin_read_DMAFLX2_PMAP() bfin_read16(DMAFLX2_PMAP)
  492. #define bfin_write_DMAFLX2_PMAP(val) bfin_write16(DMAFLX2_PMAP, val)
  493. #define pDMAFLX2_CURXCOUNT ((uint16_t volatile *)DMAFLX2_CURXCOUNT)
  494. #define bfin_read_DMAFLX2_CURXCOUNT() bfin_read16(DMAFLX2_CURXCOUNT)
  495. #define bfin_write_DMAFLX2_CURXCOUNT(val) bfin_write16(DMAFLX2_CURXCOUNT, val)
  496. #define pDMAFLX2_CURYCOUNT ((uint16_t volatile *)DMAFLX2_CURYCOUNT)
  497. #define bfin_read_DMAFLX2_CURYCOUNT() bfin_read16(DMAFLX2_CURYCOUNT)
  498. #define bfin_write_DMAFLX2_CURYCOUNT(val) bfin_write16(DMAFLX2_CURYCOUNT, val)
  499. #define pDMAFLX3_DMACNFG ((uint16_t volatile *)DMAFLX3_DMACNFG)
  500. #define bfin_read_DMAFLX3_DMACNFG() bfin_read16(DMAFLX3_DMACNFG)
  501. #define bfin_write_DMAFLX3_DMACNFG(val) bfin_write16(DMAFLX3_DMACNFG, val)
  502. #define pDMAFLX3_XCOUNT ((uint16_t volatile *)DMAFLX3_XCOUNT)
  503. #define bfin_read_DMAFLX3_XCOUNT() bfin_read16(DMAFLX3_XCOUNT)
  504. #define bfin_write_DMAFLX3_XCOUNT(val) bfin_write16(DMAFLX3_XCOUNT, val)
  505. #define pDMAFLX3_XMODIFY ((uint16_t volatile *)DMAFLX3_XMODIFY)
  506. #define bfin_read_DMAFLX3_XMODIFY() bfin_read16(DMAFLX3_XMODIFY)
  507. #define bfin_write_DMAFLX3_XMODIFY(val) bfin_write16(DMAFLX3_XMODIFY, val)
  508. #define pDMAFLX3_YCOUNT ((uint16_t volatile *)DMAFLX3_YCOUNT)
  509. #define bfin_read_DMAFLX3_YCOUNT() bfin_read16(DMAFLX3_YCOUNT)
  510. #define bfin_write_DMAFLX3_YCOUNT(val) bfin_write16(DMAFLX3_YCOUNT, val)
  511. #define pDMAFLX3_YMODIFY ((uint16_t volatile *)DMAFLX3_YMODIFY)
  512. #define bfin_read_DMAFLX3_YMODIFY() bfin_read16(DMAFLX3_YMODIFY)
  513. #define bfin_write_DMAFLX3_YMODIFY(val) bfin_write16(DMAFLX3_YMODIFY, val)
  514. #define pDMAFLX3_IRQSTAT ((uint16_t volatile *)DMAFLX3_IRQSTAT)
  515. #define bfin_read_DMAFLX3_IRQSTAT() bfin_read16(DMAFLX3_IRQSTAT)
  516. #define bfin_write_DMAFLX3_IRQSTAT(val) bfin_write16(DMAFLX3_IRQSTAT, val)
  517. #define pDMAFLX3_PMAP ((uint16_t volatile *)DMAFLX3_PMAP)
  518. #define bfin_read_DMAFLX3_PMAP() bfin_read16(DMAFLX3_PMAP)
  519. #define bfin_write_DMAFLX3_PMAP(val) bfin_write16(DMAFLX3_PMAP, val)
  520. #define pDMAFLX3_CURXCOUNT ((uint16_t volatile *)DMAFLX3_CURXCOUNT)
  521. #define bfin_read_DMAFLX3_CURXCOUNT() bfin_read16(DMAFLX3_CURXCOUNT)
  522. #define bfin_write_DMAFLX3_CURXCOUNT(val) bfin_write16(DMAFLX3_CURXCOUNT, val)
  523. #define pDMAFLX3_CURYCOUNT ((uint16_t volatile *)DMAFLX3_CURYCOUNT)
  524. #define bfin_read_DMAFLX3_CURYCOUNT() bfin_read16(DMAFLX3_CURYCOUNT)
  525. #define bfin_write_DMAFLX3_CURYCOUNT(val) bfin_write16(DMAFLX3_CURYCOUNT, val)
  526. #define pDMAFLX4_DMACNFG ((uint16_t volatile *)DMAFLX4_DMACNFG)
  527. #define bfin_read_DMAFLX4_DMACNFG() bfin_read16(DMAFLX4_DMACNFG)
  528. #define bfin_write_DMAFLX4_DMACNFG(val) bfin_write16(DMAFLX4_DMACNFG, val)
  529. #define pDMAFLX4_XCOUNT ((uint16_t volatile *)DMAFLX4_XCOUNT)
  530. #define bfin_read_DMAFLX4_XCOUNT() bfin_read16(DMAFLX4_XCOUNT)
  531. #define bfin_write_DMAFLX4_XCOUNT(val) bfin_write16(DMAFLX4_XCOUNT, val)
  532. #define pDMAFLX4_XMODIFY ((uint16_t volatile *)DMAFLX4_XMODIFY)
  533. #define bfin_read_DMAFLX4_XMODIFY() bfin_read16(DMAFLX4_XMODIFY)
  534. #define bfin_write_DMAFLX4_XMODIFY(val) bfin_write16(DMAFLX4_XMODIFY, val)
  535. #define pDMAFLX4_YCOUNT ((uint16_t volatile *)DMAFLX4_YCOUNT)
  536. #define bfin_read_DMAFLX4_YCOUNT() bfin_read16(DMAFLX4_YCOUNT)
  537. #define bfin_write_DMAFLX4_YCOUNT(val) bfin_write16(DMAFLX4_YCOUNT, val)
  538. #define pDMAFLX4_YMODIFY ((uint16_t volatile *)DMAFLX4_YMODIFY)
  539. #define bfin_read_DMAFLX4_YMODIFY() bfin_read16(DMAFLX4_YMODIFY)
  540. #define bfin_write_DMAFLX4_YMODIFY(val) bfin_write16(DMAFLX4_YMODIFY, val)
  541. #define pDMAFLX4_IRQSTAT ((uint16_t volatile *)DMAFLX4_IRQSTAT)
  542. #define bfin_read_DMAFLX4_IRQSTAT() bfin_read16(DMAFLX4_IRQSTAT)
  543. #define bfin_write_DMAFLX4_IRQSTAT(val) bfin_write16(DMAFLX4_IRQSTAT, val)
  544. #define pDMAFLX4_PMAP ((uint16_t volatile *)DMAFLX4_PMAP)
  545. #define bfin_read_DMAFLX4_PMAP() bfin_read16(DMAFLX4_PMAP)
  546. #define bfin_write_DMAFLX4_PMAP(val) bfin_write16(DMAFLX4_PMAP, val)
  547. #define pDMAFLX4_CURXCOUNT ((uint16_t volatile *)DMAFLX4_CURXCOUNT)
  548. #define bfin_read_DMAFLX4_CURXCOUNT() bfin_read16(DMAFLX4_CURXCOUNT)
  549. #define bfin_write_DMAFLX4_CURXCOUNT(val) bfin_write16(DMAFLX4_CURXCOUNT, val)
  550. #define pDMAFLX4_CURYCOUNT ((uint16_t volatile *)DMAFLX4_CURYCOUNT)
  551. #define bfin_read_DMAFLX4_CURYCOUNT() bfin_read16(DMAFLX4_CURYCOUNT)
  552. #define bfin_write_DMAFLX4_CURYCOUNT(val) bfin_write16(DMAFLX4_CURYCOUNT, val)
  553. #define pDMAFLX5_DMACNFG ((uint16_t volatile *)DMAFLX5_DMACNFG)
  554. #define bfin_read_DMAFLX5_DMACNFG() bfin_read16(DMAFLX5_DMACNFG)
  555. #define bfin_write_DMAFLX5_DMACNFG(val) bfin_write16(DMAFLX5_DMACNFG, val)
  556. #define pDMAFLX5_XCOUNT ((uint16_t volatile *)DMAFLX5_XCOUNT)
  557. #define bfin_read_DMAFLX5_XCOUNT() bfin_read16(DMAFLX5_XCOUNT)
  558. #define bfin_write_DMAFLX5_XCOUNT(val) bfin_write16(DMAFLX5_XCOUNT, val)
  559. #define pDMAFLX5_XMODIFY ((uint16_t volatile *)DMAFLX5_XMODIFY)
  560. #define bfin_read_DMAFLX5_XMODIFY() bfin_read16(DMAFLX5_XMODIFY)
  561. #define bfin_write_DMAFLX5_XMODIFY(val) bfin_write16(DMAFLX5_XMODIFY, val)
  562. #define pDMAFLX5_YCOUNT ((uint16_t volatile *)DMAFLX5_YCOUNT)
  563. #define bfin_read_DMAFLX5_YCOUNT() bfin_read16(DMAFLX5_YCOUNT)
  564. #define bfin_write_DMAFLX5_YCOUNT(val) bfin_write16(DMAFLX5_YCOUNT, val)
  565. #define pDMAFLX5_YMODIFY ((uint16_t volatile *)DMAFLX5_YMODIFY)
  566. #define bfin_read_DMAFLX5_YMODIFY() bfin_read16(DMAFLX5_YMODIFY)
  567. #define bfin_write_DMAFLX5_YMODIFY(val) bfin_write16(DMAFLX5_YMODIFY, val)
  568. #define pDMAFLX5_IRQSTAT ((uint16_t volatile *)DMAFLX5_IRQSTAT)
  569. #define bfin_read_DMAFLX5_IRQSTAT() bfin_read16(DMAFLX5_IRQSTAT)
  570. #define bfin_write_DMAFLX5_IRQSTAT(val) bfin_write16(DMAFLX5_IRQSTAT, val)
  571. #define pDMAFLX5_PMAP ((uint16_t volatile *)DMAFLX5_PMAP)
  572. #define bfin_read_DMAFLX5_PMAP() bfin_read16(DMAFLX5_PMAP)
  573. #define bfin_write_DMAFLX5_PMAP(val) bfin_write16(DMAFLX5_PMAP, val)
  574. #define pDMAFLX5_CURXCOUNT ((uint16_t volatile *)DMAFLX5_CURXCOUNT)
  575. #define bfin_read_DMAFLX5_CURXCOUNT() bfin_read16(DMAFLX5_CURXCOUNT)
  576. #define bfin_write_DMAFLX5_CURXCOUNT(val) bfin_write16(DMAFLX5_CURXCOUNT, val)
  577. #define pDMAFLX5_CURYCOUNT ((uint16_t volatile *)DMAFLX5_CURYCOUNT)
  578. #define bfin_read_DMAFLX5_CURYCOUNT() bfin_read16(DMAFLX5_CURYCOUNT)
  579. #define bfin_write_DMAFLX5_CURYCOUNT(val) bfin_write16(DMAFLX5_CURYCOUNT, val)
  580. #define pDMAFLX6_DMACNFG ((uint16_t volatile *)DMAFLX6_DMACNFG)
  581. #define bfin_read_DMAFLX6_DMACNFG() bfin_read16(DMAFLX6_DMACNFG)
  582. #define bfin_write_DMAFLX6_DMACNFG(val) bfin_write16(DMAFLX6_DMACNFG, val)
  583. #define pDMAFLX6_XCOUNT ((uint16_t volatile *)DMAFLX6_XCOUNT)
  584. #define bfin_read_DMAFLX6_XCOUNT() bfin_read16(DMAFLX6_XCOUNT)
  585. #define bfin_write_DMAFLX6_XCOUNT(val) bfin_write16(DMAFLX6_XCOUNT, val)
  586. #define pDMAFLX6_XMODIFY ((uint16_t volatile *)DMAFLX6_XMODIFY)
  587. #define bfin_read_DMAFLX6_XMODIFY() bfin_read16(DMAFLX6_XMODIFY)
  588. #define bfin_write_DMAFLX6_XMODIFY(val) bfin_write16(DMAFLX6_XMODIFY, val)
  589. #define pDMAFLX6_YCOUNT ((uint16_t volatile *)DMAFLX6_YCOUNT)
  590. #define bfin_read_DMAFLX6_YCOUNT() bfin_read16(DMAFLX6_YCOUNT)
  591. #define bfin_write_DMAFLX6_YCOUNT(val) bfin_write16(DMAFLX6_YCOUNT, val)
  592. #define pDMAFLX6_YMODIFY ((uint16_t volatile *)DMAFLX6_YMODIFY)
  593. #define bfin_read_DMAFLX6_YMODIFY() bfin_read16(DMAFLX6_YMODIFY)
  594. #define bfin_write_DMAFLX6_YMODIFY(val) bfin_write16(DMAFLX6_YMODIFY, val)
  595. #define pDMAFLX6_IRQSTAT ((uint16_t volatile *)DMAFLX6_IRQSTAT)
  596. #define bfin_read_DMAFLX6_IRQSTAT() bfin_read16(DMAFLX6_IRQSTAT)
  597. #define bfin_write_DMAFLX6_IRQSTAT(val) bfin_write16(DMAFLX6_IRQSTAT, val)
  598. #define pDMAFLX6_PMAP ((uint16_t volatile *)DMAFLX6_PMAP)
  599. #define bfin_read_DMAFLX6_PMAP() bfin_read16(DMAFLX6_PMAP)
  600. #define bfin_write_DMAFLX6_PMAP(val) bfin_write16(DMAFLX6_PMAP, val)
  601. #define pDMAFLX6_CURXCOUNT ((uint16_t volatile *)DMAFLX6_CURXCOUNT)
  602. #define bfin_read_DMAFLX6_CURXCOUNT() bfin_read16(DMAFLX6_CURXCOUNT)
  603. #define bfin_write_DMAFLX6_CURXCOUNT(val) bfin_write16(DMAFLX6_CURXCOUNT, val)
  604. #define pDMAFLX6_CURYCOUNT ((uint16_t volatile *)DMAFLX6_CURYCOUNT)
  605. #define bfin_read_DMAFLX6_CURYCOUNT() bfin_read16(DMAFLX6_CURYCOUNT)
  606. #define bfin_write_DMAFLX6_CURYCOUNT(val) bfin_write16(DMAFLX6_CURYCOUNT, val)
  607. #define pDMAFLX7_DMACNFG ((uint16_t volatile *)DMAFLX7_DMACNFG)
  608. #define bfin_read_DMAFLX7_DMACNFG() bfin_read16(DMAFLX7_DMACNFG)
  609. #define bfin_write_DMAFLX7_DMACNFG(val) bfin_write16(DMAFLX7_DMACNFG, val)
  610. #define pDMAFLX7_XCOUNT ((uint16_t volatile *)DMAFLX7_XCOUNT)
  611. #define bfin_read_DMAFLX7_XCOUNT() bfin_read16(DMAFLX7_XCOUNT)
  612. #define bfin_write_DMAFLX7_XCOUNT(val) bfin_write16(DMAFLX7_XCOUNT, val)
  613. #define pDMAFLX7_XMODIFY ((uint16_t volatile *)DMAFLX7_XMODIFY)
  614. #define bfin_read_DMAFLX7_XMODIFY() bfin_read16(DMAFLX7_XMODIFY)
  615. #define bfin_write_DMAFLX7_XMODIFY(val) bfin_write16(DMAFLX7_XMODIFY, val)
  616. #define pDMAFLX7_YCOUNT ((uint16_t volatile *)DMAFLX7_YCOUNT)
  617. #define bfin_read_DMAFLX7_YCOUNT() bfin_read16(DMAFLX7_YCOUNT)
  618. #define bfin_write_DMAFLX7_YCOUNT(val) bfin_write16(DMAFLX7_YCOUNT, val)
  619. #define pDMAFLX7_YMODIFY ((uint16_t volatile *)DMAFLX7_YMODIFY)
  620. #define bfin_read_DMAFLX7_YMODIFY() bfin_read16(DMAFLX7_YMODIFY)
  621. #define bfin_write_DMAFLX7_YMODIFY(val) bfin_write16(DMAFLX7_YMODIFY, val)
  622. #define pDMAFLX7_IRQSTAT ((uint16_t volatile *)DMAFLX7_IRQSTAT)
  623. #define bfin_read_DMAFLX7_IRQSTAT() bfin_read16(DMAFLX7_IRQSTAT)
  624. #define bfin_write_DMAFLX7_IRQSTAT(val) bfin_write16(DMAFLX7_IRQSTAT, val)
  625. #define pDMAFLX7_PMAP ((uint16_t volatile *)DMAFLX7_PMAP)
  626. #define bfin_read_DMAFLX7_PMAP() bfin_read16(DMAFLX7_PMAP)
  627. #define bfin_write_DMAFLX7_PMAP(val) bfin_write16(DMAFLX7_PMAP, val)
  628. #define pDMAFLX7_CURXCOUNT ((uint16_t volatile *)DMAFLX7_CURXCOUNT)
  629. #define bfin_read_DMAFLX7_CURXCOUNT() bfin_read16(DMAFLX7_CURXCOUNT)
  630. #define bfin_write_DMAFLX7_CURXCOUNT(val) bfin_write16(DMAFLX7_CURXCOUNT, val)
  631. #define pDMAFLX7_CURYCOUNT ((uint16_t volatile *)DMAFLX7_CURYCOUNT)
  632. #define bfin_read_DMAFLX7_CURYCOUNT() bfin_read16(DMAFLX7_CURYCOUNT)
  633. #define bfin_write_DMAFLX7_CURYCOUNT(val) bfin_write16(DMAFLX7_CURYCOUNT, val)
  634. #define pTIMER0_CONFIG ((uint16_t volatile *)TIMER0_CONFIG)
  635. #define bfin_read_TIMER0_CONFIG() bfin_read16(TIMER0_CONFIG)
  636. #define bfin_write_TIMER0_CONFIG(val) bfin_write16(TIMER0_CONFIG, val)
  637. #define pTIMER0_COUNTER ((uint32_t volatile *)TIMER0_COUNTER)
  638. #define bfin_read_TIMER0_COUNTER() bfin_read32(TIMER0_COUNTER)
  639. #define bfin_write_TIMER0_COUNTER(val) bfin_write32(TIMER0_COUNTER, val)
  640. #define pTIMER0_PERIOD ((uint32_t volatile *)TIMER0_PERIOD)
  641. #define bfin_read_TIMER0_PERIOD() bfin_read32(TIMER0_PERIOD)
  642. #define bfin_write_TIMER0_PERIOD(val) bfin_write32(TIMER0_PERIOD, val)
  643. #define pTIMER0_WIDTH ((uint32_t volatile *)TIMER0_WIDTH)
  644. #define bfin_read_TIMER0_WIDTH() bfin_read32(TIMER0_WIDTH)
  645. #define bfin_write_TIMER0_WIDTH(val) bfin_write32(TIMER0_WIDTH, val)
  646. #define pTIMER1_CONFIG ((uint16_t volatile *)TIMER1_CONFIG)
  647. #define bfin_read_TIMER1_CONFIG() bfin_read16(TIMER1_CONFIG)
  648. #define bfin_write_TIMER1_CONFIG(val) bfin_write16(TIMER1_CONFIG, val)
  649. #define pTIMER1_COUNTER ((uint32_t volatile *)TIMER1_COUNTER)
  650. #define bfin_read_TIMER1_COUNTER() bfin_read32(TIMER1_COUNTER)
  651. #define bfin_write_TIMER1_COUNTER(val) bfin_write32(TIMER1_COUNTER, val)
  652. #define pTIMER1_PERIOD ((uint32_t volatile *)TIMER1_PERIOD)
  653. #define bfin_read_TIMER1_PERIOD() bfin_read32(TIMER1_PERIOD)
  654. #define bfin_write_TIMER1_PERIOD(val) bfin_write32(TIMER1_PERIOD, val)
  655. #define pTIMER1_WIDTH ((uint32_t volatile *)TIMER1_WIDTH)
  656. #define bfin_read_TIMER1_WIDTH() bfin_read32(TIMER1_WIDTH)
  657. #define bfin_write_TIMER1_WIDTH(val) bfin_write32(TIMER1_WIDTH, val)
  658. #define pTIMER2_CONFIG ((uint16_t volatile *)TIMER2_CONFIG)
  659. #define bfin_read_TIMER2_CONFIG() bfin_read16(TIMER2_CONFIG)
  660. #define bfin_write_TIMER2_CONFIG(val) bfin_write16(TIMER2_CONFIG, val)
  661. #define pTIMER2_COUNTER ((uint32_t volatile *)TIMER2_COUNTER)
  662. #define bfin_read_TIMER2_COUNTER() bfin_read32(TIMER2_COUNTER)
  663. #define bfin_write_TIMER2_COUNTER(val) bfin_write32(TIMER2_COUNTER, val)
  664. #define pTIMER2_PERIOD ((uint32_t volatile *)TIMER2_PERIOD)
  665. #define bfin_read_TIMER2_PERIOD() bfin_read32(TIMER2_PERIOD)
  666. #define bfin_write_TIMER2_PERIOD(val) bfin_write32(TIMER2_PERIOD, val)
  667. #define pTIMER2_WIDTH ((uint32_t volatile *)TIMER2_WIDTH)
  668. #define bfin_read_TIMER2_WIDTH() bfin_read32(TIMER2_WIDTH)
  669. #define bfin_write_TIMER2_WIDTH(val) bfin_write32(TIMER2_WIDTH, val)
  670. #define pTIMER_ENABLE ((uint16_t volatile *)TIMER_ENABLE)
  671. #define bfin_read_TIMER_ENABLE() bfin_read16(TIMER_ENABLE)
  672. #define bfin_write_TIMER_ENABLE(val) bfin_write16(TIMER_ENABLE, val)
  673. #define pTIMER_DISABLE ((uint16_t volatile *)TIMER_DISABLE)
  674. #define bfin_read_TIMER_DISABLE() bfin_read16(TIMER_DISABLE)
  675. #define bfin_write_TIMER_DISABLE(val) bfin_write16(TIMER_DISABLE, val)
  676. #define pTIMER_STATUS ((uint16_t volatile *)TIMER_STATUS)
  677. #define bfin_read_TIMER_STATUS() bfin_read16(TIMER_STATUS)
  678. #define bfin_write_TIMER_STATUS(val) bfin_write16(TIMER_STATUS, val)
  679. #define pSIC_RVECT ((uint16_t volatile *)SIC_RVECT) /* Interrupt Reset Vector Address Register */
  680. #define bfin_read_SIC_RVECT() bfin_read16(SIC_RVECT)
  681. #define bfin_write_SIC_RVECT(val) bfin_write16(SIC_RVECT, val)
  682. #define pSIC_IMASK ((uint32_t volatile *)SIC_IMASK) /* Interrupt Mask Register */
  683. #define bfin_read_SIC_IMASK() bfin_read32(SIC_IMASK)
  684. #define bfin_write_SIC_IMASK(val) bfin_write32(SIC_IMASK, val)
  685. #define pSIC_IAR0 ((uint32_t volatile *)SIC_IAR0) /* Interrupt Assignment Register 0 */
  686. #define bfin_read_SIC_IAR0() bfin_read32(SIC_IAR0)
  687. #define bfin_write_SIC_IAR0(val) bfin_write32(SIC_IAR0, val)
  688. #define pSIC_IAR1 ((uint32_t volatile *)SIC_IAR1) /* Interrupt Assignment Register 1 */
  689. #define bfin_read_SIC_IAR1() bfin_read32(SIC_IAR1)
  690. #define bfin_write_SIC_IAR1(val) bfin_write32(SIC_IAR1, val)
  691. #define pSIC_IAR2 ((uint32_t volatile *)SIC_IAR2) /* Interrupt Assignment Register 2 */
  692. #define bfin_read_SIC_IAR2() bfin_read32(SIC_IAR2)
  693. #define bfin_write_SIC_IAR2(val) bfin_write32(SIC_IAR2, val)
  694. #define pSIC_IAR3 ((uint32_t volatile *)SIC_IAR3) /* Interrupt Assignment Register 3 */
  695. #define bfin_read_SIC_IAR3() bfin_read32(SIC_IAR3)
  696. #define bfin_write_SIC_IAR3(val) bfin_write32(SIC_IAR3, val)
  697. #define pSIC_ISR ((uint32_t volatile *)SIC_ISR) /* Interrupt Status Register */
  698. #define bfin_read_SIC_ISR() bfin_read32(SIC_ISR)
  699. #define bfin_write_SIC_ISR(val) bfin_write32(SIC_ISR, val)
  700. #define pSIC_IWR ((uint32_t volatile *)SIC_IWR) /* Interrupt Wakeup Register */
  701. #define bfin_read_SIC_IWR() bfin_read32(SIC_IWR)
  702. #define bfin_write_SIC_IWR(val) bfin_write32(SIC_IWR, val)
  703. #define pUART_THR ((uint16_t volatile *)UART_THR) /* Transmit Holding */
  704. #define bfin_read_UART_THR() bfin_read16(UART_THR)
  705. #define bfin_write_UART_THR(val) bfin_write16(UART_THR, val)
  706. #define pUART_DLL ((uint16_t volatile *)UART_DLL) /* Divisor Latch Low Byte */
  707. #define bfin_read_UART_DLL() bfin_read16(UART_DLL)
  708. #define bfin_write_UART_DLL(val) bfin_write16(UART_DLL, val)
  709. #define pUART_DLH ((uint16_t volatile *)UART_DLH) /* Divisor Latch High Byte */
  710. #define bfin_read_UART_DLH() bfin_read16(UART_DLH)
  711. #define bfin_write_UART_DLH(val) bfin_write16(UART_DLH, val)
  712. #define pUART_IER ((uint16_t volatile *)UART_IER)
  713. #define bfin_read_UART_IER() bfin_read16(UART_IER)
  714. #define bfin_write_UART_IER(val) bfin_write16(UART_IER, val)
  715. #define pUART_IIR ((uint16_t volatile *)UART_IIR)
  716. #define bfin_read_UART_IIR() bfin_read16(UART_IIR)
  717. #define bfin_write_UART_IIR(val) bfin_write16(UART_IIR, val)
  718. #define pUART_LCR ((uint16_t volatile *)UART_LCR)
  719. #define bfin_read_UART_LCR() bfin_read16(UART_LCR)
  720. #define bfin_write_UART_LCR(val) bfin_write16(UART_LCR, val)
  721. #define pUART_MCR ((uint16_t volatile *)UART_MCR)
  722. #define bfin_read_UART_MCR() bfin_read16(UART_MCR)
  723. #define bfin_write_UART_MCR(val) bfin_write16(UART_MCR, val)
  724. #define pUART_LSR ((uint16_t volatile *)UART_LSR)
  725. #define bfin_read_UART_LSR() bfin_read16(UART_LSR)
  726. #define bfin_write_UART_LSR(val) bfin_write16(UART_LSR, val)
  727. #define pUART_SCR ((uint16_t volatile *)UART_SCR)
  728. #define bfin_read_UART_SCR() bfin_read16(UART_SCR)
  729. #define bfin_write_UART_SCR(val) bfin_write16(UART_SCR, val)
  730. #define pUART_RBR ((uint16_t volatile *)UART_RBR) /* Receive Buffer */
  731. #define bfin_read_UART_RBR() bfin_read16(UART_RBR)
  732. #define bfin_write_UART_RBR(val) bfin_write16(UART_RBR, val)
  733. #define pUART_GCTL ((uint16_t volatile *)UART_GCTL)
  734. #define bfin_read_UART_GCTL() bfin_read16(UART_GCTL)
  735. #define bfin_write_UART_GCTL(val) bfin_write16(UART_GCTL, val)
  736. #define pSPT0_TX_CONFIG0 ((uint16_t volatile *)SPT0_TX_CONFIG0)
  737. #define bfin_read_SPT0_TX_CONFIG0() bfin_read16(SPT0_TX_CONFIG0)
  738. #define bfin_write_SPT0_TX_CONFIG0(val) bfin_write16(SPT0_TX_CONFIG0, val)
  739. #define pSPT0_TX_CONFIG1 ((uint16_t volatile *)SPT0_TX_CONFIG1)
  740. #define bfin_read_SPT0_TX_CONFIG1() bfin_read16(SPT0_TX_CONFIG1)
  741. #define bfin_write_SPT0_TX_CONFIG1(val) bfin_write16(SPT0_TX_CONFIG1, val)
  742. #define pSPT0_RX_CONFIG0 ((uint16_t volatile *)SPT0_RX_CONFIG0)
  743. #define bfin_read_SPT0_RX_CONFIG0() bfin_read16(SPT0_RX_CONFIG0)
  744. #define bfin_write_SPT0_RX_CONFIG0(val) bfin_write16(SPT0_RX_CONFIG0, val)
  745. #define pSPT0_RX_CONFIG1 ((uint16_t volatile *)SPT0_RX_CONFIG1)
  746. #define bfin_read_SPT0_RX_CONFIG1() bfin_read16(SPT0_RX_CONFIG1)
  747. #define bfin_write_SPT0_RX_CONFIG1(val) bfin_write16(SPT0_RX_CONFIG1, val)
  748. #define pSPT0_TX ((uint32_t volatile *)SPT0_TX)
  749. #define bfin_read_SPT0_TX() bfin_read32(SPT0_TX)
  750. #define bfin_write_SPT0_TX(val) bfin_write32(SPT0_TX, val)
  751. #define pSPT0_RX ((uint32_t volatile *)SPT0_RX)
  752. #define bfin_read_SPT0_RX() bfin_read32(SPT0_RX)
  753. #define bfin_write_SPT0_RX(val) bfin_write32(SPT0_RX, val)
  754. #define pSPT0_TSCLKDIV ((uint16_t volatile *)SPT0_TSCLKDIV)
  755. #define bfin_read_SPT0_TSCLKDIV() bfin_read16(SPT0_TSCLKDIV)
  756. #define bfin_write_SPT0_TSCLKDIV(val) bfin_write16(SPT0_TSCLKDIV, val)
  757. #define pSPT0_RSCLKDIV ((uint16_t volatile *)SPT0_RSCLKDIV)
  758. #define bfin_read_SPT0_RSCLKDIV() bfin_read16(SPT0_RSCLKDIV)
  759. #define bfin_write_SPT0_RSCLKDIV(val) bfin_write16(SPT0_RSCLKDIV, val)
  760. #define pSPT0_TFSDIV ((uint16_t volatile *)SPT0_TFSDIV)
  761. #define bfin_read_SPT0_TFSDIV() bfin_read16(SPT0_TFSDIV)
  762. #define bfin_write_SPT0_TFSDIV(val) bfin_write16(SPT0_TFSDIV, val)
  763. #define pSPT0_RFSDIV ((uint16_t volatile *)SPT0_RFSDIV)
  764. #define bfin_read_SPT0_RFSDIV() bfin_read16(SPT0_RFSDIV)
  765. #define bfin_write_SPT0_RFSDIV(val) bfin_write16(SPT0_RFSDIV, val)
  766. #define pSPT0_STAT ((uint16_t volatile *)SPT0_STAT)
  767. #define bfin_read_SPT0_STAT() bfin_read16(SPT0_STAT)
  768. #define bfin_write_SPT0_STAT(val) bfin_write16(SPT0_STAT, val)
  769. #define pSPT0_MTCS0 ((uint32_t volatile *)SPT0_MTCS0)
  770. #define bfin_read_SPT0_MTCS0() bfin_read32(SPT0_MTCS0)
  771. #define bfin_write_SPT0_MTCS0(val) bfin_write32(SPT0_MTCS0, val)
  772. #define pSPT0_MTCS1 ((uint32_t volatile *)SPT0_MTCS1)
  773. #define bfin_read_SPT0_MTCS1() bfin_read32(SPT0_MTCS1)
  774. #define bfin_write_SPT0_MTCS1(val) bfin_write32(SPT0_MTCS1, val)
  775. #define pSPT0_MTCS2 ((uint32_t volatile *)SPT0_MTCS2)
  776. #define bfin_read_SPT0_MTCS2() bfin_read32(SPT0_MTCS2)
  777. #define bfin_write_SPT0_MTCS2(val) bfin_write32(SPT0_MTCS2, val)
  778. #define pSPT0_MTCS3 ((uint32_t volatile *)SPT0_MTCS3)
  779. #define bfin_read_SPT0_MTCS3() bfin_read32(SPT0_MTCS3)
  780. #define bfin_write_SPT0_MTCS3(val) bfin_write32(SPT0_MTCS3, val)
  781. #define pSPT0_MRCS0 ((uint32_t volatile *)SPT0_MRCS0)
  782. #define bfin_read_SPT0_MRCS0() bfin_read32(SPT0_MRCS0)
  783. #define bfin_write_SPT0_MRCS0(val) bfin_write32(SPT0_MRCS0, val)
  784. #define pSPT0_MRCS1 ((uint32_t volatile *)SPT0_MRCS1)
  785. #define bfin_read_SPT0_MRCS1() bfin_read32(SPT0_MRCS1)
  786. #define bfin_write_SPT0_MRCS1(val) bfin_write32(SPT0_MRCS1, val)
  787. #define pSPT0_MRCS2 ((uint32_t volatile *)SPT0_MRCS2)
  788. #define bfin_read_SPT0_MRCS2() bfin_read32(SPT0_MRCS2)
  789. #define bfin_write_SPT0_MRCS2(val) bfin_write32(SPT0_MRCS2, val)
  790. #define pSPT0_MRCS3 ((uint32_t volatile *)SPT0_MRCS3)
  791. #define bfin_read_SPT0_MRCS3() bfin_read32(SPT0_MRCS3)
  792. #define bfin_write_SPT0_MRCS3(val) bfin_write32(SPT0_MRCS3, val)
  793. #define pSPT0_MCMC1 ((uint16_t volatile *)SPT0_MCMC1)
  794. #define bfin_read_SPT0_MCMC1() bfin_read16(SPT0_MCMC1)
  795. #define bfin_write_SPT0_MCMC1(val) bfin_write16(SPT0_MCMC1, val)
  796. #define pSPT0_MCMC2 ((uint16_t volatile *)SPT0_MCMC2)
  797. #define bfin_read_SPT0_MCMC2() bfin_read16(SPT0_MCMC2)
  798. #define bfin_write_SPT0_MCMC2(val) bfin_write16(SPT0_MCMC2, val)
  799. #define pSPT0_CHNL ((uint16_t volatile *)SPT0_CHNL)
  800. #define bfin_read_SPT0_CHNL() bfin_read16(SPT0_CHNL)
  801. #define bfin_write_SPT0_CHNL(val) bfin_write16(SPT0_CHNL, val)
  802. #define pSPT1_TX_CONFIG0 ((uint16_t volatile *)SPT1_TX_CONFIG0)
  803. #define bfin_read_SPT1_TX_CONFIG0() bfin_read16(SPT1_TX_CONFIG0)
  804. #define bfin_write_SPT1_TX_CONFIG0(val) bfin_write16(SPT1_TX_CONFIG0, val)
  805. #define pSPT1_TX_CONFIG1 ((uint16_t volatile *)SPT1_TX_CONFIG1)
  806. #define bfin_read_SPT1_TX_CONFIG1() bfin_read16(SPT1_TX_CONFIG1)
  807. #define bfin_write_SPT1_TX_CONFIG1(val) bfin_write16(SPT1_TX_CONFIG1, val)
  808. #define pSPT1_RX_CONFIG0 ((uint16_t volatile *)SPT1_RX_CONFIG0)
  809. #define bfin_read_SPT1_RX_CONFIG0() bfin_read16(SPT1_RX_CONFIG0)
  810. #define bfin_write_SPT1_RX_CONFIG0(val) bfin_write16(SPT1_RX_CONFIG0, val)
  811. #define pSPT1_RX_CONFIG1 ((uint16_t volatile *)SPT1_RX_CONFIG1)
  812. #define bfin_read_SPT1_RX_CONFIG1() bfin_read16(SPT1_RX_CONFIG1)
  813. #define bfin_write_SPT1_RX_CONFIG1(val) bfin_write16(SPT1_RX_CONFIG1, val)
  814. #define pSPT1_TX ((uint16_t volatile *)SPT1_TX)
  815. #define bfin_read_SPT1_TX() bfin_read16(SPT1_TX)
  816. #define bfin_write_SPT1_TX(val) bfin_write16(SPT1_TX, val)
  817. #define pSPT1_RX ((uint16_t volatile *)SPT1_RX)
  818. #define bfin_read_SPT1_RX() bfin_read16(SPT1_RX)
  819. #define bfin_write_SPT1_RX(val) bfin_write16(SPT1_RX, val)
  820. #define pSPT1_TSCLKDIV ((uint16_t volatile *)SPT1_TSCLKDIV)
  821. #define bfin_read_SPT1_TSCLKDIV() bfin_read16(SPT1_TSCLKDIV)
  822. #define bfin_write_SPT1_TSCLKDIV(val) bfin_write16(SPT1_TSCLKDIV, val)
  823. #define pSPT1_RSCLKDIV ((uint16_t volatile *)SPT1_RSCLKDIV)
  824. #define bfin_read_SPT1_RSCLKDIV() bfin_read16(SPT1_RSCLKDIV)
  825. #define bfin_write_SPT1_RSCLKDIV(val) bfin_write16(SPT1_RSCLKDIV, val)
  826. #define pSPT1_TFSDIV ((uint16_t volatile *)SPT1_TFSDIV)
  827. #define bfin_read_SPT1_TFSDIV() bfin_read16(SPT1_TFSDIV)
  828. #define bfin_write_SPT1_TFSDIV(val) bfin_write16(SPT1_TFSDIV, val)
  829. #define pSPT1_RFSDIV ((uint16_t volatile *)SPT1_RFSDIV)
  830. #define bfin_read_SPT1_RFSDIV() bfin_read16(SPT1_RFSDIV)
  831. #define bfin_write_SPT1_RFSDIV(val) bfin_write16(SPT1_RFSDIV, val)
  832. #define pSPT1_STAT ((uint16_t volatile *)SPT1_STAT)
  833. #define bfin_read_SPT1_STAT() bfin_read16(SPT1_STAT)
  834. #define bfin_write_SPT1_STAT(val) bfin_write16(SPT1_STAT, val)
  835. #define pSPT1_MTCS0 ((uint32_t volatile *)SPT1_MTCS0)
  836. #define bfin_read_SPT1_MTCS0() bfin_read32(SPT1_MTCS0)
  837. #define bfin_write_SPT1_MTCS0(val) bfin_write32(SPT1_MTCS0, val)
  838. #define pSPT1_MTCS1 ((uint32_t volatile *)SPT1_MTCS1)
  839. #define bfin_read_SPT1_MTCS1() bfin_read32(SPT1_MTCS1)
  840. #define bfin_write_SPT1_MTCS1(val) bfin_write32(SPT1_MTCS1, val)
  841. #define pSPT1_MTCS2 ((uint32_t volatile *)SPT1_MTCS2)
  842. #define bfin_read_SPT1_MTCS2() bfin_read32(SPT1_MTCS2)
  843. #define bfin_write_SPT1_MTCS2(val) bfin_write32(SPT1_MTCS2, val)
  844. #define pSPT1_MTCS3 ((uint32_t volatile *)SPT1_MTCS3)
  845. #define bfin_read_SPT1_MTCS3() bfin_read32(SPT1_MTCS3)
  846. #define bfin_write_SPT1_MTCS3(val) bfin_write32(SPT1_MTCS3, val)
  847. #define pSPT1_MRCS0 ((uint32_t volatile *)SPT1_MRCS0)
  848. #define bfin_read_SPT1_MRCS0() bfin_read32(SPT1_MRCS0)
  849. #define bfin_write_SPT1_MRCS0(val) bfin_write32(SPT1_MRCS0, val)
  850. #define pSPT1_MRCS1 ((uint32_t volatile *)SPT1_MRCS1)
  851. #define bfin_read_SPT1_MRCS1() bfin_read32(SPT1_MRCS1)
  852. #define bfin_write_SPT1_MRCS1(val) bfin_write32(SPT1_MRCS1, val)
  853. #define pSPT1_MRCS2 ((uint32_t volatile *)SPT1_MRCS2)
  854. #define bfin_read_SPT1_MRCS2() bfin_read32(SPT1_MRCS2)
  855. #define bfin_write_SPT1_MRCS2(val) bfin_write32(SPT1_MRCS2, val)
  856. #define pSPT1_MRCS3 ((uint32_t volatile *)SPT1_MRCS3)
  857. #define bfin_read_SPT1_MRCS3() bfin_read32(SPT1_MRCS3)
  858. #define bfin_write_SPT1_MRCS3(val) bfin_write32(SPT1_MRCS3, val)
  859. #define pSPT1_MCMC1 ((uint16_t volatile *)SPT1_MCMC1)
  860. #define bfin_read_SPT1_MCMC1() bfin_read16(SPT1_MCMC1)
  861. #define bfin_write_SPT1_MCMC1(val) bfin_write16(SPT1_MCMC1, val)
  862. #define pSPT1_MCMC2 ((uint16_t volatile *)SPT1_MCMC2)
  863. #define bfin_read_SPT1_MCMC2() bfin_read16(SPT1_MCMC2)
  864. #define bfin_write_SPT1_MCMC2(val) bfin_write16(SPT1_MCMC2, val)
  865. #define pSPT1_CHNL ((uint16_t volatile *)SPT1_CHNL)
  866. #define bfin_read_SPT1_CHNL() bfin_read16(SPT1_CHNL)
  867. #define bfin_write_SPT1_CHNL(val) bfin_write16(SPT1_CHNL, val)
  868. #define pPPI_CONTROL ((uint16_t volatile *)PPI_CONTROL)
  869. #define bfin_read_PPI_CONTROL() bfin_read16(PPI_CONTROL)
  870. #define bfin_write_PPI_CONTROL(val) bfin_write16(PPI_CONTROL, val)
  871. #define pPPI_STATUS ((uint16_t volatile *)PPI_STATUS)
  872. #define bfin_read_PPI_STATUS() bfin_read16(PPI_STATUS)
  873. #define bfin_write_PPI_STATUS(val) bfin_write16(PPI_STATUS, val)
  874. #define pPPI_DELAY ((uint16_t volatile *)PPI_DELAY)
  875. #define bfin_read_PPI_DELAY() bfin_read16(PPI_DELAY)
  876. #define bfin_write_PPI_DELAY(val) bfin_write16(PPI_DELAY, val)
  877. #define pPPI_COUNT ((uint16_t volatile *)PPI_COUNT)
  878. #define bfin_read_PPI_COUNT() bfin_read16(PPI_COUNT)
  879. #define bfin_write_PPI_COUNT(val) bfin_write16(PPI_COUNT, val)
  880. #define pPPI_FRAME ((uint16_t volatile *)PPI_FRAME)
  881. #define bfin_read_PPI_FRAME() bfin_read16(PPI_FRAME)
  882. #define bfin_write_PPI_FRAME(val) bfin_write16(PPI_FRAME, val)
  883. #define pPLL_CTL ((uint16_t volatile *)PLL_CTL) /* PLL Control register (16-bit) */
  884. #define bfin_read_PLL_CTL() bfin_read16(PLL_CTL)
  885. #define bfin_write_PLL_CTL(val) bfin_write16(PLL_CTL, val)
  886. #define pPLL_DIV ((uint16_t volatile *)PLL_DIV) /* PLL Divide Register (16-bit) */
  887. #define bfin_read_PLL_DIV() bfin_read16(PLL_DIV)
  888. #define bfin_write_PLL_DIV(val) bfin_write16(PLL_DIV, val)
  889. #define pVR_CTL ((uint16_t volatile *)VR_CTL) /* Voltage Regulator Control Register (16-bit) */
  890. #define bfin_read_VR_CTL() bfin_read16(VR_CTL)
  891. #define bfin_write_VR_CTL(val) bfin_write16(VR_CTL, val)
  892. #define pPLL_STAT ((uint16_t volatile *)PLL_STAT) /* PLL Status register (16-bit) */
  893. #define bfin_read_PLL_STAT() bfin_read16(PLL_STAT)
  894. #define bfin_write_PLL_STAT(val) bfin_write16(PLL_STAT, val)
  895. #define pPLL_LOCKCNT ((uint16_t volatile *)PLL_LOCKCNT) /* PLL Lock Count register (16-bit) */
  896. #define bfin_read_PLL_LOCKCNT() bfin_read16(PLL_LOCKCNT)
  897. #define bfin_write_PLL_LOCKCNT(val) bfin_write16(PLL_LOCKCNT, val)
  898. #define pSWRST ((uint16_t volatile *)SWRST) /* Software Reset Register (16-bit) */
  899. #define bfin_read_SWRST() bfin_read16(SWRST)
  900. #define bfin_write_SWRST(val) bfin_write16(SWRST, val)
  901. #define pSYSCR ((uint32_t volatile *)SYSCR) /* System Configuration register */
  902. #define bfin_read_SYSCR() bfin_read32(SYSCR)
  903. #define bfin_write_SYSCR(val) bfin_write32(SYSCR, val)
  904. #define pEVT_OVERRIDE ((uint32_t volatile *)EVT_OVERRIDE)
  905. #define bfin_read_EVT_OVERRIDE() bfin_read32(EVT_OVERRIDE)
  906. #define bfin_write_EVT_OVERRIDE(val) bfin_write32(EVT_OVERRIDE, val)
  907. #define pCHIPID ((uint32_t volatile *)CHIPID)
  908. #define bfin_read_CHIPID() bfin_read32(CHIPID)
  909. #define bfin_write_CHIPID(val) bfin_write32(CHIPID, val)
  910. #define pTBUFCTL ((uint32_t volatile *)TBUFCTL) /* Trace Buffer Control Register */
  911. #define bfin_read_TBUFCTL() bfin_read32(TBUFCTL)
  912. #define bfin_write_TBUFCTL(val) bfin_write32(TBUFCTL, val)
  913. #define pTBUFSTAT ((uint32_t volatile *)TBUFSTAT) /* Trace Buffer Status Register */
  914. #define bfin_read_TBUFSTAT() bfin_read32(TBUFSTAT)
  915. #define bfin_write_TBUFSTAT(val) bfin_write32(TBUFSTAT, val)
  916. #define pTBUF ((void * volatile *)TBUF) /* Trace Buffer */
  917. #define bfin_read_TBUF() bfin_readPTR(TBUF)
  918. #define bfin_write_TBUF(val) bfin_writePTR(TBUF, val)
  919. #define pPFCTL ((uint32_t volatile *)PFCTL)
  920. #define bfin_read_PFCTL() bfin_read32(PFCTL)
  921. #define bfin_write_PFCTL(val) bfin_write32(PFCTL, val)
  922. #define pPFCNTR0 ((uint32_t volatile *)PFCNTR0)
  923. #define bfin_read_PFCNTR0() bfin_read32(PFCNTR0)
  924. #define bfin_write_PFCNTR0(val) bfin_write32(PFCNTR0, val)
  925. #define pPFCNTR1 ((uint32_t volatile *)PFCNTR1)
  926. #define bfin_read_PFCNTR1() bfin_read32(PFCNTR1)
  927. #define bfin_write_PFCNTR1(val) bfin_write32(PFCNTR1, val)
  928. #define pWDOG_CTL ((uint16_t volatile *)WDOG_CTL) /* Watchdog Control Register */
  929. #define bfin_read_WDOG_CTL() bfin_read16(WDOG_CTL)
  930. #define bfin_write_WDOG_CTL(val) bfin_write16(WDOG_CTL, val)
  931. #define pWDOG_CNT ((uint32_t volatile *)WDOG_CNT) /* Watchdog Count Register */
  932. #define bfin_read_WDOG_CNT() bfin_read32(WDOG_CNT)
  933. #define bfin_write_WDOG_CNT(val) bfin_write32(WDOG_CNT, val)
  934. #define pWDOG_STAT ((uint32_t volatile *)WDOG_STAT) /* Watchdog Status Register */
  935. #define bfin_read_WDOG_STAT() bfin_read32(WDOG_STAT)
  936. #define bfin_write_WDOG_STAT(val) bfin_write32(WDOG_STAT, val)
  937. #define pRTC_STAT ((uint32_t volatile *)RTC_STAT)
  938. #define bfin_read_RTC_STAT() bfin_read32(RTC_STAT)
  939. #define bfin_write_RTC_STAT(val) bfin_write32(RTC_STAT, val)
  940. #define pRTC_ICTL ((uint16_t volatile *)RTC_ICTL)
  941. #define bfin_read_RTC_ICTL() bfin_read16(RTC_ICTL)
  942. #define bfin_write_RTC_ICTL(val) bfin_write16(RTC_ICTL, val)
  943. #define pRTC_ISTAT ((uint16_t volatile *)RTC_ISTAT)
  944. #define bfin_read_RTC_ISTAT() bfin_read16(RTC_ISTAT)
  945. #define bfin_write_RTC_ISTAT(val) bfin_write16(RTC_ISTAT, val)
  946. #define pRTC_SWCNT ((uint16_t volatile *)RTC_SWCNT)
  947. #define bfin_read_RTC_SWCNT() bfin_read16(RTC_SWCNT)
  948. #define bfin_write_RTC_SWCNT(val) bfin_write16(RTC_SWCNT, val)
  949. #define pRTC_ALARM ((uint32_t volatile *)RTC_ALARM)
  950. #define bfin_read_RTC_ALARM() bfin_read32(RTC_ALARM)
  951. #define bfin_write_RTC_ALARM(val) bfin_write32(RTC_ALARM, val)
  952. #define pRTC_PREN ((uint16_t volatile *)RTC_PREN)
  953. #define bfin_read_RTC_PREN() bfin_read16(RTC_PREN)
  954. #define bfin_write_RTC_PREN(val) bfin_write16(RTC_PREN, val)
  955. #define pSPI_CTL ((uint16_t volatile *)SPI_CTL)
  956. #define bfin_read_SPI_CTL() bfin_read16(SPI_CTL)
  957. #define bfin_write_SPI_CTL(val) bfin_write16(SPI_CTL, val)
  958. #define pSPI_FLG ((uint16_t volatile *)SPI_FLG)
  959. #define bfin_read_SPI_FLG() bfin_read16(SPI_FLG)
  960. #define bfin_write_SPI_FLG(val) bfin_write16(SPI_FLG, val)
  961. #define pSPI_STAT ((uint16_t volatile *)SPI_STAT)
  962. #define bfin_read_SPI_STAT() bfin_read16(SPI_STAT)
  963. #define bfin_write_SPI_STAT(val) bfin_write16(SPI_STAT, val)
  964. #define pSPI_TDBR ((uint16_t volatile *)SPI_TDBR)
  965. #define bfin_read_SPI_TDBR() bfin_read16(SPI_TDBR)
  966. #define bfin_write_SPI_TDBR(val) bfin_write16(SPI_TDBR, val)
  967. #define pSPI_RDBR ((uint16_t volatile *)SPI_RDBR)
  968. #define bfin_read_SPI_RDBR() bfin_read16(SPI_RDBR)
  969. #define bfin_write_SPI_RDBR(val) bfin_write16(SPI_RDBR, val)
  970. #define pSPI_BAUD ((uint16_t volatile *)SPI_BAUD)
  971. #define bfin_read_SPI_BAUD() bfin_read16(SPI_BAUD)
  972. #define bfin_write_SPI_BAUD(val) bfin_write16(SPI_BAUD, val)
  973. #define pSPI_SHADOW ((uint16_t volatile *)SPI_SHADOW)
  974. #define bfin_read_SPI_SHADOW() bfin_read16(SPI_SHADOW)
  975. #define bfin_write_SPI_SHADOW(val) bfin_write16(SPI_SHADOW, val)
  976. #define pFIO_FLAG_D ((uint16_t volatile *)FIO_FLAG_D)
  977. #define bfin_read_FIO_FLAG_D() bfin_read16(FIO_FLAG_D)
  978. #define bfin_write_FIO_FLAG_D(val) bfin_write16(FIO_FLAG_D, val)
  979. #define pFIO_FLAG_C ((uint16_t volatile *)FIO_FLAG_C)
  980. #define bfin_read_FIO_FLAG_C() bfin_read16(FIO_FLAG_C)
  981. #define bfin_write_FIO_FLAG_C(val) bfin_write16(FIO_FLAG_C, val)
  982. #define pFIO_FLAG_S ((uint16_t volatile *)FIO_FLAG_S)
  983. #define bfin_read_FIO_FLAG_S() bfin_read16(FIO_FLAG_S)
  984. #define bfin_write_FIO_FLAG_S(val) bfin_write16(FIO_FLAG_S, val)
  985. #define pFIO_FLAG_T ((uint16_t volatile *)FIO_FLAG_T)
  986. #define bfin_read_FIO_FLAG_T() bfin_read16(FIO_FLAG_T)
  987. #define bfin_write_FIO_FLAG_T(val) bfin_write16(FIO_FLAG_T, val)
  988. #define pFIO_MASKA_D ((uint16_t volatile *)FIO_MASKA_D)
  989. #define bfin_read_FIO_MASKA_D() bfin_read16(FIO_MASKA_D)
  990. #define bfin_write_FIO_MASKA_D(val) bfin_write16(FIO_MASKA_D, val)
  991. #define pFIO_MASKA_C ((uint16_t volatile *)FIO_MASKA_C)
  992. #define bfin_read_FIO_MASKA_C() bfin_read16(FIO_MASKA_C)
  993. #define bfin_write_FIO_MASKA_C(val) bfin_write16(FIO_MASKA_C, val)
  994. #define pFIO_MASKA_S ((uint16_t volatile *)FIO_MASKA_S)
  995. #define bfin_read_FIO_MASKA_S() bfin_read16(FIO_MASKA_S)
  996. #define bfin_write_FIO_MASKA_S(val) bfin_write16(FIO_MASKA_S, val)
  997. #define pFIO_MASKA_T ((uint16_t volatile *)FIO_MASKA_T)
  998. #define bfin_read_FIO_MASKA_T() bfin_read16(FIO_MASKA_T)
  999. #define bfin_write_FIO_MASKA_T(val) bfin_write16(FIO_MASKA_T, val)
  1000. #define pFIO_MASKB_D ((uint16_t volatile *)FIO_MASKB_D)
  1001. #define bfin_read_FIO_MASKB_D() bfin_read16(FIO_MASKB_D)
  1002. #define bfin_write_FIO_MASKB_D(val) bfin_write16(FIO_MASKB_D, val)
  1003. #define pFIO_MASKB_C ((uint16_t volatile *)FIO_MASKB_C)
  1004. #define bfin_read_FIO_MASKB_C() bfin_read16(FIO_MASKB_C)
  1005. #define bfin_write_FIO_MASKB_C(val) bfin_write16(FIO_MASKB_C, val)
  1006. #define pFIO_MASKB_S ((uint16_t volatile *)FIO_MASKB_S)
  1007. #define bfin_read_FIO_MASKB_S() bfin_read16(FIO_MASKB_S)
  1008. #define bfin_write_FIO_MASKB_S(val) bfin_write16(FIO_MASKB_S, val)
  1009. #define pFIO_MASKB_T ((uint16_t volatile *)FIO_MASKB_T)
  1010. #define bfin_read_FIO_MASKB_T() bfin_read16(FIO_MASKB_T)
  1011. #define bfin_write_FIO_MASKB_T(val) bfin_write16(FIO_MASKB_T, val)
  1012. #define pFIO_DIR ((uint16_t volatile *)FIO_DIR)
  1013. #define bfin_read_FIO_DIR() bfin_read16(FIO_DIR)
  1014. #define bfin_write_FIO_DIR(val) bfin_write16(FIO_DIR, val)
  1015. #define pFIO_POLAR ((uint16_t volatile *)FIO_POLAR)
  1016. #define bfin_read_FIO_POLAR() bfin_read16(FIO_POLAR)
  1017. #define bfin_write_FIO_POLAR(val) bfin_write16(FIO_POLAR, val)
  1018. #define pFIO_EDGE ((uint16_t volatile *)FIO_EDGE)
  1019. #define bfin_read_FIO_EDGE() bfin_read16(FIO_EDGE)
  1020. #define bfin_write_FIO_EDGE(val) bfin_write16(FIO_EDGE, val)
  1021. #define pFIO_BOTH ((uint16_t volatile *)FIO_BOTH)
  1022. #define bfin_read_FIO_BOTH() bfin_read16(FIO_BOTH)
  1023. #define bfin_write_FIO_BOTH(val) bfin_write16(FIO_BOTH, val)
  1024. #define pFIO_INEN ((uint16_t volatile *)FIO_INEN)
  1025. #define bfin_read_FIO_INEN() bfin_read16(FIO_INEN)
  1026. #define bfin_write_FIO_INEN(val) bfin_write16(FIO_INEN, val)
  1027. #define pSPORT0_TCR1 ((uint16_t volatile *)SPORT0_TCR1) /* SPORT0 Transmit Configuration 1 Register */
  1028. #define bfin_read_SPORT0_TCR1() bfin_read16(SPORT0_TCR1)
  1029. #define bfin_write_SPORT0_TCR1(val) bfin_write16(SPORT0_TCR1, val)
  1030. #define pSPORT0_TCR2 ((uint16_t volatile *)SPORT0_TCR2) /* SPORT0 Transmit Configuration 2 Register */
  1031. #define bfin_read_SPORT0_TCR2() bfin_read16(SPORT0_TCR2)
  1032. #define bfin_write_SPORT0_TCR2(val) bfin_write16(SPORT0_TCR2, val)
  1033. #define pSPORT0_TCLKDIV ((uint16_t volatile *)SPORT0_TCLKDIV) /* SPORT0 Transmit Clock Divider */
  1034. #define bfin_read_SPORT0_TCLKDIV() bfin_read16(SPORT0_TCLKDIV)
  1035. #define bfin_write_SPORT0_TCLKDIV(val) bfin_write16(SPORT0_TCLKDIV, val)
  1036. #define pSPORT0_TFSDIV ((uint16_t volatile *)SPORT0_TFSDIV) /* SPORT0 Transmit Frame Sync Divider */
  1037. #define bfin_read_SPORT0_TFSDIV() bfin_read16(SPORT0_TFSDIV)
  1038. #define bfin_write_SPORT0_TFSDIV(val) bfin_write16(SPORT0_TFSDIV, val)
  1039. #define pSPORT0_TX ((uint32_t volatile *)SPORT0_TX) /* SPORT0 TX Data Register */
  1040. #define bfin_read_SPORT0_TX() bfin_read32(SPORT0_TX)
  1041. #define bfin_write_SPORT0_TX(val) bfin_write32(SPORT0_TX, val)
  1042. #define pSPORT0_RX ((uint32_t volatile *)SPORT0_RX) /* SPORT0 RX Data Register */
  1043. #define bfin_read_SPORT0_RX() bfin_read32(SPORT0_RX)
  1044. #define bfin_write_SPORT0_RX(val) bfin_write32(SPORT0_RX, val)
  1045. #define pSPORT0_RCR1 ((uint16_t volatile *)SPORT0_RCR1) /* SPORT0 Transmit Configuration 1 Register */
  1046. #define bfin_read_SPORT0_RCR1() bfin_read16(SPORT0_RCR1)
  1047. #define bfin_write_SPORT0_RCR1(val) bfin_write16(SPORT0_RCR1, val)
  1048. #define pSPORT0_RCR2 ((uint16_t volatile *)SPORT0_RCR2) /* SPORT0 Transmit Configuration 2 Register */
  1049. #define bfin_read_SPORT0_RCR2() bfin_read16(SPORT0_RCR2)
  1050. #define bfin_write_SPORT0_RCR2(val) bfin_write16(SPORT0_RCR2, val)
  1051. #define pSPORT0_RCLKDIV ((uint16_t volatile *)SPORT0_RCLKDIV) /* SPORT0 Receive Clock Divider */
  1052. #define bfin_read_SPORT0_RCLKDIV() bfin_read16(SPORT0_RCLKDIV)
  1053. #define bfin_write_SPORT0_RCLKDIV(val) bfin_write16(SPORT0_RCLKDIV, val)
  1054. #define pSPORT0_RFSDIV ((uint16_t volatile *)SPORT0_RFSDIV) /* SPORT0 Receive Frame Sync Divider */
  1055. #define bfin_read_SPORT0_RFSDIV() bfin_read16(SPORT0_RFSDIV)
  1056. #define bfin_write_SPORT0_RFSDIV(val) bfin_write16(SPORT0_RFSDIV, val)
  1057. #define pSPORT0_STAT ((uint16_t volatile *)SPORT0_STAT) /* SPORT0 Status Register */
  1058. #define bfin_read_SPORT0_STAT() bfin_read16(SPORT0_STAT)
  1059. #define bfin_write_SPORT0_STAT(val) bfin_write16(SPORT0_STAT, val)
  1060. #define pSPORT0_CHNL ((uint16_t volatile *)SPORT0_CHNL) /* SPORT0 Current Channel Register */
  1061. #define bfin_read_SPORT0_CHNL() bfin_read16(SPORT0_CHNL)
  1062. #define bfin_write_SPORT0_CHNL(val) bfin_write16(SPORT0_CHNL, val)
  1063. #define pSPORT0_MCMC1 ((uint16_t volatile *)SPORT0_MCMC1) /* SPORT0 Multi-Channel Configuration Register 1 */
  1064. #define bfin_read_SPORT0_MCMC1() bfin_read16(SPORT0_MCMC1)
  1065. #define bfin_write_SPORT0_MCMC1(val) bfin_write16(SPORT0_MCMC1, val)
  1066. #define pSPORT0_MCMC2 ((uint16_t volatile *)SPORT0_MCMC2) /* SPORT0 Multi-Channel Configuration Register 2 */
  1067. #define bfin_read_SPORT0_MCMC2() bfin_read16(SPORT0_MCMC2)
  1068. #define bfin_write_SPORT0_MCMC2(val) bfin_write16(SPORT0_MCMC2, val)
  1069. #define pSPORT1_TCR1 ((uint16_t volatile *)SPORT1_TCR1) /* SPORT1 Transmit Configuration 1 Register */
  1070. #define bfin_read_SPORT1_TCR1() bfin_read16(SPORT1_TCR1)
  1071. #define bfin_write_SPORT1_TCR1(val) bfin_write16(SPORT1_TCR1, val)
  1072. #define pSPORT1_TCR2 ((uint16_t volatile *)SPORT1_TCR2) /* SPORT1 Transmit Configuration 2 Register */
  1073. #define bfin_read_SPORT1_TCR2() bfin_read16(SPORT1_TCR2)
  1074. #define bfin_write_SPORT1_TCR2(val) bfin_write16(SPORT1_TCR2, val)
  1075. #define pSPORT1_TCLKDIV ((uint16_t volatile *)SPORT1_TCLKDIV) /* SPORT1 Transmit Clock Divider */
  1076. #define bfin_read_SPORT1_TCLKDIV() bfin_read16(SPORT1_TCLKDIV)
  1077. #define bfin_write_SPORT1_TCLKDIV(val) bfin_write16(SPORT1_TCLKDIV, val)
  1078. #define pSPORT1_TFSDIV ((uint16_t volatile *)SPORT1_TFSDIV) /* SPORT1 Transmit Frame Sync Divider */
  1079. #define bfin_read_SPORT1_TFSDIV() bfin_read16(SPORT1_TFSDIV)
  1080. #define bfin_write_SPORT1_TFSDIV(val) bfin_write16(SPORT1_TFSDIV, val)
  1081. #define pSPORT1_TX ((uint32_t volatile *)SPORT1_TX) /* SPORT1 TX Data Register */
  1082. #define bfin_read_SPORT1_TX() bfin_read32(SPORT1_TX)
  1083. #define bfin_write_SPORT1_TX(val) bfin_write32(SPORT1_TX, val)
  1084. #define pSPORT1_RX ((uint32_t volatile *)SPORT1_RX) /* SPORT1 RX Data Register */
  1085. #define bfin_read_SPORT1_RX() bfin_read32(SPORT1_RX)
  1086. #define bfin_write_SPORT1_RX(val) bfin_write32(SPORT1_RX, val)
  1087. #define pSPORT1_RCR1 ((uint16_t volatile *)SPORT1_RCR1) /* SPORT1 Transmit Configuration 1 Register */
  1088. #define bfin_read_SPORT1_RCR1() bfin_read16(SPORT1_RCR1)
  1089. #define bfin_write_SPORT1_RCR1(val) bfin_write16(SPORT1_RCR1, val)
  1090. #define pSPORT1_RCR2 ((uint16_t volatile *)SPORT1_RCR2) /* SPORT1 Transmit Configuration 2 Register */
  1091. #define bfin_read_SPORT1_RCR2() bfin_read16(SPORT1_RCR2)
  1092. #define bfin_write_SPORT1_RCR2(val) bfin_write16(SPORT1_RCR2, val)
  1093. #define pSPORT1_RCLKDIV ((uint16_t volatile *)SPORT1_RCLKDIV) /* SPORT1 Receive Clock Divider */
  1094. #define bfin_read_SPORT1_RCLKDIV() bfin_read16(SPORT1_RCLKDIV)
  1095. #define bfin_write_SPORT1_RCLKDIV(val) bfin_write16(SPORT1_RCLKDIV, val)
  1096. #define pSPORT1_RFSDIV ((uint16_t volatile *)SPORT1_RFSDIV) /* SPORT1 Receive Frame Sync Divider */
  1097. #define bfin_read_SPORT1_RFSDIV() bfin_read16(SPORT1_RFSDIV)
  1098. #define bfin_write_SPORT1_RFSDIV(val) bfin_write16(SPORT1_RFSDIV, val)
  1099. #define pSPORT1_STAT ((uint16_t volatile *)SPORT1_STAT) /* SPORT1 Status Register */
  1100. #define bfin_read_SPORT1_STAT() bfin_read16(SPORT1_STAT)
  1101. #define bfin_write_SPORT1_STAT(val) bfin_write16(SPORT1_STAT, val)
  1102. #define pSPORT1_CHNL ((uint16_t volatile *)SPORT1_CHNL) /* SPORT1 Current Channel Register */
  1103. #define bfin_read_SPORT1_CHNL() bfin_read16(SPORT1_CHNL)
  1104. #define bfin_write_SPORT1_CHNL(val) bfin_write16(SPORT1_CHNL, val)
  1105. #define pSPORT1_MCMC1 ((uint16_t volatile *)SPORT1_MCMC1) /* SPORT1 Multi-Channel Configuration Register 1 */
  1106. #define bfin_read_SPORT1_MCMC1() bfin_read16(SPORT1_MCMC1)
  1107. #define bfin_write_SPORT1_MCMC1(val) bfin_write16(SPORT1_MCMC1, val)
  1108. #define pSPORT1_MCMC2 ((uint16_t volatile *)SPORT1_MCMC2) /* SPORT1 Multi-Channel Configuration Register 2 */
  1109. #define bfin_read_SPORT1_MCMC2() bfin_read16(SPORT1_MCMC2)
  1110. #define bfin_write_SPORT1_MCMC2(val) bfin_write16(SPORT1_MCMC2, val)
  1111. #define pDMA0_NEXT_DESC_PTR ((uint32_t volatile *)DMA0_NEXT_DESC_PTR)
  1112. #define bfin_read_DMA0_NEXT_DESC_PTR() bfin_read32(DMA0_NEXT_DESC_PTR)
  1113. #define bfin_write_DMA0_NEXT_DESC_PTR(val) bfin_write32(DMA0_NEXT_DESC_PTR, val)
  1114. #define pDMA0_START_ADDR ((uint32_t volatile *)DMA0_START_ADDR)
  1115. #define bfin_read_DMA0_START_ADDR() bfin_read32(DMA0_START_ADDR)
  1116. #define bfin_write_DMA0_START_ADDR(val) bfin_write32(DMA0_START_ADDR, val)
  1117. #define pDMA0_CONFIG ((uint16_t volatile *)DMA0_CONFIG) /* DMA Channel 0 Configuration Register */
  1118. #define bfin_read_DMA0_CONFIG() bfin_read16(DMA0_CONFIG)
  1119. #define bfin_write_DMA0_CONFIG(val) bfin_write16(DMA0_CONFIG, val)
  1120. #define pDMA0_X_COUNT ((uint16_t volatile *)DMA0_X_COUNT)
  1121. #define bfin_read_DMA0_X_COUNT() bfin_read16(DMA0_X_COUNT)
  1122. #define bfin_write_DMA0_X_COUNT(val) bfin_write16(DMA0_X_COUNT, val)
  1123. #define pDMA0_X_MODIFY ((uint16_t volatile *)DMA0_X_MODIFY)
  1124. #define bfin_read_DMA0_X_MODIFY() bfin_read16(DMA0_X_MODIFY)
  1125. #define bfin_write_DMA0_X_MODIFY(val) bfin_write16(DMA0_X_MODIFY, val)
  1126. #define pDMA0_Y_COUNT ((uint16_t volatile *)DMA0_Y_COUNT)
  1127. #define bfin_read_DMA0_Y_COUNT() bfin_read16(DMA0_Y_COUNT)
  1128. #define bfin_write_DMA0_Y_COUNT(val) bfin_write16(DMA0_Y_COUNT, val)
  1129. #define pDMA0_Y_MODIFY ((uint16_t volatile *)DMA0_Y_MODIFY)
  1130. #define bfin_read_DMA0_Y_MODIFY() bfin_read16(DMA0_Y_MODIFY)
  1131. #define bfin_write_DMA0_Y_MODIFY(val) bfin_write16(DMA0_Y_MODIFY, val)
  1132. #define pDMA0_CURR_DESC_PTR ((uint32_t volatile *)DMA0_CURR_DESC_PTR)
  1133. #define bfin_read_DMA0_CURR_DESC_PTR() bfin_read32(DMA0_CURR_DESC_PTR)
  1134. #define bfin_write_DMA0_CURR_DESC_PTR(val) bfin_write32(DMA0_CURR_DESC_PTR, val)
  1135. #define pDMA0_CURR_ADDR ((uint32_t volatile *)DMA0_CURR_ADDR)
  1136. #define bfin_read_DMA0_CURR_ADDR() bfin_read32(DMA0_CURR_ADDR)
  1137. #define bfin_write_DMA0_CURR_ADDR(val) bfin_write32(DMA0_CURR_ADDR, val)
  1138. #define pDMA0_IRQ_STATUS ((uint16_t volatile *)DMA0_IRQ_STATUS)
  1139. #define bfin_read_DMA0_IRQ_STATUS() bfin_read16(DMA0_IRQ_STATUS)
  1140. #define bfin_write_DMA0_IRQ_STATUS(val) bfin_write16(DMA0_IRQ_STATUS, val)
  1141. #define pDMA0_PERIPHERAL_MAP ((uint16_t volatile *)DMA0_PERIPHERAL_MAP)
  1142. #define bfin_read_DMA0_PERIPHERAL_MAP() bfin_read16(DMA0_PERIPHERAL_MAP)
  1143. #define bfin_write_DMA0_PERIPHERAL_MAP(val) bfin_write16(DMA0_PERIPHERAL_MAP, val)
  1144. #define pDMA0_CURR_X_COUNT ((uint16_t volatile *)DMA0_CURR_X_COUNT)
  1145. #define bfin_read_DMA0_CURR_X_COUNT() bfin_read16(DMA0_CURR_X_COUNT)
  1146. #define bfin_write_DMA0_CURR_X_COUNT(val) bfin_write16(DMA0_CURR_X_COUNT, val)
  1147. #define pDMA0_CURR_Y_COUNT ((uint16_t volatile *)DMA0_CURR_Y_COUNT)
  1148. #define bfin_read_DMA0_CURR_Y_COUNT() bfin_read16(DMA0_CURR_Y_COUNT)
  1149. #define bfin_write_DMA0_CURR_Y_COUNT(val) bfin_write16(DMA0_CURR_Y_COUNT, val)
  1150. #define pDMA1_NEXT_DESC_PTR ((uint32_t volatile *)DMA1_NEXT_DESC_PTR)
  1151. #define bfin_read_DMA1_NEXT_DESC_PTR() bfin_read32(DMA1_NEXT_DESC_PTR)
  1152. #define bfin_write_DMA1_NEXT_DESC_PTR(val) bfin_write32(DMA1_NEXT_DESC_PTR, val)
  1153. #define pDMA1_START_ADDR ((uint32_t volatile *)DMA1_START_ADDR)
  1154. #define bfin_read_DMA1_START_ADDR() bfin_read32(DMA1_START_ADDR)
  1155. #define bfin_write_DMA1_START_ADDR(val) bfin_write32(DMA1_START_ADDR, val)
  1156. #define pDMA1_CONFIG ((uint16_t volatile *)DMA1_CONFIG) /* DMA Channel 1 Configuration Register */
  1157. #define bfin_read_DMA1_CONFIG() bfin_read16(DMA1_CONFIG)
  1158. #define bfin_write_DMA1_CONFIG(val) bfin_write16(DMA1_CONFIG, val)
  1159. #define pDMA1_X_COUNT ((uint16_t volatile *)DMA1_X_COUNT)
  1160. #define bfin_read_DMA1_X_COUNT() bfin_read16(DMA1_X_COUNT)
  1161. #define bfin_write_DMA1_X_COUNT(val) bfin_write16(DMA1_X_COUNT, val)
  1162. #define pDMA1_X_MODIFY ((uint16_t volatile *)DMA1_X_MODIFY)
  1163. #define bfin_read_DMA1_X_MODIFY() bfin_read16(DMA1_X_MODIFY)
  1164. #define bfin_write_DMA1_X_MODIFY(val) bfin_write16(DMA1_X_MODIFY, val)
  1165. #define pDMA1_Y_COUNT ((uint16_t volatile *)DMA1_Y_COUNT)
  1166. #define bfin_read_DMA1_Y_COUNT() bfin_read16(DMA1_Y_COUNT)
  1167. #define bfin_write_DMA1_Y_COUNT(val) bfin_write16(DMA1_Y_COUNT, val)
  1168. #define pDMA1_Y_MODIFY ((uint16_t volatile *)DMA1_Y_MODIFY)
  1169. #define bfin_read_DMA1_Y_MODIFY() bfin_read16(DMA1_Y_MODIFY)
  1170. #define bfin_write_DMA1_Y_MODIFY(val) bfin_write16(DMA1_Y_MODIFY, val)
  1171. #define pDMA1_CURR_DESC_PTR ((uint32_t volatile *)DMA1_CURR_DESC_PTR)
  1172. #define bfin_read_DMA1_CURR_DESC_PTR() bfin_read32(DMA1_CURR_DESC_PTR)
  1173. #define bfin_write_DMA1_CURR_DESC_PTR(val) bfin_write32(DMA1_CURR_DESC_PTR, val)
  1174. #define pDMA1_CURR_ADDR ((uint32_t volatile *)DMA1_CURR_ADDR)
  1175. #define bfin_read_DMA1_CURR_ADDR() bfin_read32(DMA1_CURR_ADDR)
  1176. #define bfin_write_DMA1_CURR_ADDR(val) bfin_write32(DMA1_CURR_ADDR, val)
  1177. #define pDMA1_IRQ_STATUS ((uint16_t volatile *)DMA1_IRQ_STATUS)
  1178. #define bfin_read_DMA1_IRQ_STATUS() bfin_read16(DMA1_IRQ_STATUS)
  1179. #define bfin_write_DMA1_IRQ_STATUS(val) bfin_write16(DMA1_IRQ_STATUS, val)
  1180. #define pDMA1_PERIPHERAL_MAP ((uint16_t volatile *)DMA1_PERIPHERAL_MAP)
  1181. #define bfin_read_DMA1_PERIPHERAL_MAP() bfin_read16(DMA1_PERIPHERAL_MAP)
  1182. #define bfin_write_DMA1_PERIPHERAL_MAP(val) bfin_write16(DMA1_PERIPHERAL_MAP, val)
  1183. #define pDMA1_CURR_X_COUNT ((uint16_t volatile *)DMA1_CURR_X_COUNT)
  1184. #define bfin_read_DMA1_CURR_X_COUNT() bfin_read16(DMA1_CURR_X_COUNT)
  1185. #define bfin_write_DMA1_CURR_X_COUNT(val) bfin_write16(DMA1_CURR_X_COUNT, val)
  1186. #define pDMA1_CURR_Y_COUNT ((uint16_t volatile *)DMA1_CURR_Y_COUNT)
  1187. #define bfin_read_DMA1_CURR_Y_COUNT() bfin_read16(DMA1_CURR_Y_COUNT)
  1188. #define bfin_write_DMA1_CURR_Y_COUNT(val) bfin_write16(DMA1_CURR_Y_COUNT, val)
  1189. #define pDMA2_NEXT_DESC_PTR ((uint32_t volatile *)DMA2_NEXT_DESC_PTR)
  1190. #define bfin_read_DMA2_NEXT_DESC_PTR() bfin_read32(DMA2_NEXT_DESC_PTR)
  1191. #define bfin_write_DMA2_NEXT_DESC_PTR(val) bfin_write32(DMA2_NEXT_DESC_PTR, val)
  1192. #define pDMA2_START_ADDR ((uint32_t volatile *)DMA2_START_ADDR)
  1193. #define bfin_read_DMA2_START_ADDR() bfin_read32(DMA2_START_ADDR)
  1194. #define bfin_write_DMA2_START_ADDR(val) bfin_write32(DMA2_START_ADDR, val)
  1195. #define pDMA2_CONFIG ((uint16_t volatile *)DMA2_CONFIG) /* DMA Channel 2 Configuration Register */
  1196. #define bfin_read_DMA2_CONFIG() bfin_read16(DMA2_CONFIG)
  1197. #define bfin_write_DMA2_CONFIG(val) bfin_write16(DMA2_CONFIG, val)
  1198. #define pDMA2_X_COUNT ((uint16_t volatile *)DMA2_X_COUNT)
  1199. #define bfin_read_DMA2_X_COUNT() bfin_read16(DMA2_X_COUNT)
  1200. #define bfin_write_DMA2_X_COUNT(val) bfin_write16(DMA2_X_COUNT, val)
  1201. #define pDMA2_X_MODIFY ((uint16_t volatile *)DMA2_X_MODIFY)
  1202. #define bfin_read_DMA2_X_MODIFY() bfin_read16(DMA2_X_MODIFY)
  1203. #define bfin_write_DMA2_X_MODIFY(val) bfin_write16(DMA2_X_MODIFY, val)
  1204. #define pDMA2_Y_COUNT ((uint16_t volatile *)DMA2_Y_COUNT)
  1205. #define bfin_read_DMA2_Y_COUNT() bfin_read16(DMA2_Y_COUNT)
  1206. #define bfin_write_DMA2_Y_COUNT(val) bfin_write16(DMA2_Y_COUNT, val)
  1207. #define pDMA2_Y_MODIFY ((uint16_t volatile *)DMA2_Y_MODIFY)
  1208. #define bfin_read_DMA2_Y_MODIFY() bfin_read16(DMA2_Y_MODIFY)
  1209. #define bfin_write_DMA2_Y_MODIFY(val) bfin_write16(DMA2_Y_MODIFY, val)
  1210. #define pDMA2_CURR_DESC_PTR ((uint32_t volatile *)DMA2_CURR_DESC_PTR)
  1211. #define bfin_read_DMA2_CURR_DESC_PTR() bfin_read32(DMA2_CURR_DESC_PTR)
  1212. #define bfin_write_DMA2_CURR_DESC_PTR(val) bfin_write32(DMA2_CURR_DESC_PTR, val)
  1213. #define pDMA2_CURR_ADDR ((uint32_t volatile *)DMA2_CURR_ADDR)
  1214. #define bfin_read_DMA2_CURR_ADDR() bfin_read32(DMA2_CURR_ADDR)
  1215. #define bfin_write_DMA2_CURR_ADDR(val) bfin_write32(DMA2_CURR_ADDR, val)
  1216. #define pDMA2_IRQ_STATUS ((uint16_t volatile *)DMA2_IRQ_STATUS)
  1217. #define bfin_read_DMA2_IRQ_STATUS() bfin_read16(DMA2_IRQ_STATUS)
  1218. #define bfin_write_DMA2_IRQ_STATUS(val) bfin_write16(DMA2_IRQ_STATUS, val)
  1219. #define pDMA2_PERIPHERAL_MAP ((uint16_t volatile *)DMA2_PERIPHERAL_MAP)
  1220. #define bfin_read_DMA2_PERIPHERAL_MAP() bfin_read16(DMA2_PERIPHERAL_MAP)
  1221. #define bfin_write_DMA2_PERIPHERAL_MAP(val) bfin_write16(DMA2_PERIPHERAL_MAP, val)
  1222. #define pDMA2_CURR_X_COUNT ((uint16_t volatile *)DMA2_CURR_X_COUNT)
  1223. #define bfin_read_DMA2_CURR_X_COUNT() bfin_read16(DMA2_CURR_X_COUNT)
  1224. #define bfin_write_DMA2_CURR_X_COUNT(val) bfin_write16(DMA2_CURR_X_COUNT, val)
  1225. #define pDMA2_CURR_Y_COUNT ((uint16_t volatile *)DMA2_CURR_Y_COUNT)
  1226. #define bfin_read_DMA2_CURR_Y_COUNT() bfin_read16(DMA2_CURR_Y_COUNT)
  1227. #define bfin_write_DMA2_CURR_Y_COUNT(val) bfin_write16(DMA2_CURR_Y_COUNT, val)
  1228. #define pDMA3_NEXT_DESC_PTR ((uint32_t volatile *)DMA3_NEXT_DESC_PTR)
  1229. #define bfin_read_DMA3_NEXT_DESC_PTR() bfin_read32(DMA3_NEXT_DESC_PTR)
  1230. #define bfin_write_DMA3_NEXT_DESC_PTR(val) bfin_write32(DMA3_NEXT_DESC_PTR, val)
  1231. #define pDMA3_START_ADDR ((uint32_t volatile *)DMA3_START_ADDR)
  1232. #define bfin_read_DMA3_START_ADDR() bfin_read32(DMA3_START_ADDR)
  1233. #define bfin_write_DMA3_START_ADDR(val) bfin_write32(DMA3_START_ADDR, val)
  1234. #define pDMA3_CONFIG ((uint16_t volatile *)DMA3_CONFIG) /* DMA Channel 3 Configuration Register */
  1235. #define bfin_read_DMA3_CONFIG() bfin_read16(DMA3_CONFIG)
  1236. #define bfin_write_DMA3_CONFIG(val) bfin_write16(DMA3_CONFIG, val)
  1237. #define pDMA3_X_COUNT ((uint16_t volatile *)DMA3_X_COUNT)
  1238. #define bfin_read_DMA3_X_COUNT() bfin_read16(DMA3_X_COUNT)
  1239. #define bfin_write_DMA3_X_COUNT(val) bfin_write16(DMA3_X_COUNT, val)
  1240. #define pDMA3_X_MODIFY ((uint16_t volatile *)DMA3_X_MODIFY)
  1241. #define bfin_read_DMA3_X_MODIFY() bfin_read16(DMA3_X_MODIFY)
  1242. #define bfin_write_DMA3_X_MODIFY(val) bfin_write16(DMA3_X_MODIFY, val)
  1243. #define pDMA3_Y_COUNT ((uint16_t volatile *)DMA3_Y_COUNT)
  1244. #define bfin_read_DMA3_Y_COUNT() bfin_read16(DMA3_Y_COUNT)
  1245. #define bfin_write_DMA3_Y_COUNT(val) bfin_write16(DMA3_Y_COUNT, val)
  1246. #define pDMA3_Y_MODIFY ((uint16_t volatile *)DMA3_Y_MODIFY)
  1247. #define bfin_read_DMA3_Y_MODIFY() bfin_read16(DMA3_Y_MODIFY)
  1248. #define bfin_write_DMA3_Y_MODIFY(val) bfin_write16(DMA3_Y_MODIFY, val)
  1249. #define pDMA3_CURR_DESC_PTR ((uint32_t volatile *)DMA3_CURR_DESC_PTR)
  1250. #define bfin_read_DMA3_CURR_DESC_PTR() bfin_read32(DMA3_CURR_DESC_PTR)
  1251. #define bfin_write_DMA3_CURR_DESC_PTR(val) bfin_write32(DMA3_CURR_DESC_PTR, val)
  1252. #define pDMA3_CURR_ADDR ((uint32_t volatile *)DMA3_CURR_ADDR)
  1253. #define bfin_read_DMA3_CURR_ADDR() bfin_read32(DMA3_CURR_ADDR)
  1254. #define bfin_write_DMA3_CURR_ADDR(val) bfin_write32(DMA3_CURR_ADDR, val)
  1255. #define pDMA3_IRQ_STATUS ((uint16_t volatile *)DMA3_IRQ_STATUS)
  1256. #define bfin_read_DMA3_IRQ_STATUS() bfin_read16(DMA3_IRQ_STATUS)
  1257. #define bfin_write_DMA3_IRQ_STATUS(val) bfin_write16(DMA3_IRQ_STATUS, val)
  1258. #define pDMA3_PERIPHERAL_MAP ((uint16_t volatile *)DMA3_PERIPHERAL_MAP)
  1259. #define bfin_read_DMA3_PERIPHERAL_MAP() bfin_read16(DMA3_PERIPHERAL_MAP)
  1260. #define bfin_write_DMA3_PERIPHERAL_MAP(val) bfin_write16(DMA3_PERIPHERAL_MAP, val)
  1261. #define pDMA3_CURR_X_COUNT ((uint16_t volatile *)DMA3_CURR_X_COUNT)
  1262. #define bfin_read_DMA3_CURR_X_COUNT() bfin_read16(DMA3_CURR_X_COUNT)
  1263. #define bfin_write_DMA3_CURR_X_COUNT(val) bfin_write16(DMA3_CURR_X_COUNT, val)
  1264. #define pDMA3_CURR_Y_COUNT ((uint16_t volatile *)DMA3_CURR_Y_COUNT)
  1265. #define bfin_read_DMA3_CURR_Y_COUNT() bfin_read16(DMA3_CURR_Y_COUNT)
  1266. #define bfin_write_DMA3_CURR_Y_COUNT(val) bfin_write16(DMA3_CURR_Y_COUNT, val)
  1267. #define pDMA4_NEXT_DESC_PTR ((uint32_t volatile *)DMA4_NEXT_DESC_PTR)
  1268. #define bfin_read_DMA4_NEXT_DESC_PTR() bfin_read32(DMA4_NEXT_DESC_PTR)
  1269. #define bfin_write_DMA4_NEXT_DESC_PTR(val) bfin_write32(DMA4_NEXT_DESC_PTR, val)
  1270. #define pDMA4_START_ADDR ((uint32_t volatile *)DMA4_START_ADDR)
  1271. #define bfin_read_DMA4_START_ADDR() bfin_read32(DMA4_START_ADDR)
  1272. #define bfin_write_DMA4_START_ADDR(val) bfin_write32(DMA4_START_ADDR, val)
  1273. #define pDMA4_CONFIG ((uint16_t volatile *)DMA4_CONFIG) /* DMA Channel 4 Configuration Register */
  1274. #define bfin_read_DMA4_CONFIG() bfin_read16(DMA4_CONFIG)
  1275. #define bfin_write_DMA4_CONFIG(val) bfin_write16(DMA4_CONFIG, val)
  1276. #define pDMA4_X_COUNT ((uint16_t volatile *)DMA4_X_COUNT)
  1277. #define bfin_read_DMA4_X_COUNT() bfin_read16(DMA4_X_COUNT)
  1278. #define bfin_write_DMA4_X_COUNT(val) bfin_write16(DMA4_X_COUNT, val)
  1279. #define pDMA4_X_MODIFY ((uint16_t volatile *)DMA4_X_MODIFY)
  1280. #define bfin_read_DMA4_X_MODIFY() bfin_read16(DMA4_X_MODIFY)
  1281. #define bfin_write_DMA4_X_MODIFY(val) bfin_write16(DMA4_X_MODIFY, val)
  1282. #define pDMA4_Y_COUNT ((uint16_t volatile *)DMA4_Y_COUNT)
  1283. #define bfin_read_DMA4_Y_COUNT() bfin_read16(DMA4_Y_COUNT)
  1284. #define bfin_write_DMA4_Y_COUNT(val) bfin_write16(DMA4_Y_COUNT, val)
  1285. #define pDMA4_Y_MODIFY ((uint16_t volatile *)DMA4_Y_MODIFY)
  1286. #define bfin_read_DMA4_Y_MODIFY() bfin_read16(DMA4_Y_MODIFY)
  1287. #define bfin_write_DMA4_Y_MODIFY(val) bfin_write16(DMA4_Y_MODIFY, val)
  1288. #define pDMA4_CURR_DESC_PTR ((uint32_t volatile *)DMA4_CURR_DESC_PTR)
  1289. #define bfin_read_DMA4_CURR_DESC_PTR() bfin_read32(DMA4_CURR_DESC_PTR)
  1290. #define bfin_write_DMA4_CURR_DESC_PTR(val) bfin_write32(DMA4_CURR_DESC_PTR, val)
  1291. #define pDMA4_CURR_ADDR ((uint32_t volatile *)DMA4_CURR_ADDR)
  1292. #define bfin_read_DMA4_CURR_ADDR() bfin_read32(DMA4_CURR_ADDR)
  1293. #define bfin_write_DMA4_CURR_ADDR(val) bfin_write32(DMA4_CURR_ADDR, val)
  1294. #define pDMA4_IRQ_STATUS ((uint16_t volatile *)DMA4_IRQ_STATUS)
  1295. #define bfin_read_DMA4_IRQ_STATUS() bfin_read16(DMA4_IRQ_STATUS)
  1296. #define bfin_write_DMA4_IRQ_STATUS(val) bfin_write16(DMA4_IRQ_STATUS, val)
  1297. #define pDMA4_PERIPHERAL_MAP ((uint16_t volatile *)DMA4_PERIPHERAL_MAP)
  1298. #define bfin_read_DMA4_PERIPHERAL_MAP() bfin_read16(DMA4_PERIPHERAL_MAP)
  1299. #define bfin_write_DMA4_PERIPHERAL_MAP(val) bfin_write16(DMA4_PERIPHERAL_MAP, val)
  1300. #define pDMA4_CURR_X_COUNT ((uint16_t volatile *)DMA4_CURR_X_COUNT)
  1301. #define bfin_read_DMA4_CURR_X_COUNT() bfin_read16(DMA4_CURR_X_COUNT)
  1302. #define bfin_write_DMA4_CURR_X_COUNT(val) bfin_write16(DMA4_CURR_X_COUNT, val)
  1303. #define pDMA4_CURR_Y_COUNT ((uint16_t volatile *)DMA4_CURR_Y_COUNT)
  1304. #define bfin_read_DMA4_CURR_Y_COUNT() bfin_read16(DMA4_CURR_Y_COUNT)
  1305. #define bfin_write_DMA4_CURR_Y_COUNT(val) bfin_write16(DMA4_CURR_Y_COUNT, val)
  1306. #define pDMA5_NEXT_DESC_PTR ((uint32_t volatile *)DMA5_NEXT_DESC_PTR)
  1307. #define bfin_read_DMA5_NEXT_DESC_PTR() bfin_read32(DMA5_NEXT_DESC_PTR)
  1308. #define bfin_write_DMA5_NEXT_DESC_PTR(val) bfin_write32(DMA5_NEXT_DESC_PTR, val)
  1309. #define pDMA5_START_ADDR ((uint32_t volatile *)DMA5_START_ADDR)
  1310. #define bfin_read_DMA5_START_ADDR() bfin_read32(DMA5_START_ADDR)
  1311. #define bfin_write_DMA5_START_ADDR(val) bfin_write32(DMA5_START_ADDR, val)
  1312. #define pDMA5_CONFIG ((uint16_t volatile *)DMA5_CONFIG) /* DMA Channel 5 Configuration Register */
  1313. #define bfin_read_DMA5_CONFIG() bfin_read16(DMA5_CONFIG)
  1314. #define bfin_write_DMA5_CONFIG(val) bfin_write16(DMA5_CONFIG, val)
  1315. #define pDMA5_X_COUNT ((uint16_t volatile *)DMA5_X_COUNT)
  1316. #define bfin_read_DMA5_X_COUNT() bfin_read16(DMA5_X_COUNT)
  1317. #define bfin_write_DMA5_X_COUNT(val) bfin_write16(DMA5_X_COUNT, val)
  1318. #define pDMA5_X_MODIFY ((uint16_t volatile *)DMA5_X_MODIFY)
  1319. #define bfin_read_DMA5_X_MODIFY() bfin_read16(DMA5_X_MODIFY)
  1320. #define bfin_write_DMA5_X_MODIFY(val) bfin_write16(DMA5_X_MODIFY, val)
  1321. #define pDMA5_Y_COUNT ((uint16_t volatile *)DMA5_Y_COUNT)
  1322. #define bfin_read_DMA5_Y_COUNT() bfin_read16(DMA5_Y_COUNT)
  1323. #define bfin_write_DMA5_Y_COUNT(val) bfin_write16(DMA5_Y_COUNT, val)
  1324. #define pDMA5_Y_MODIFY ((uint16_t volatile *)DMA5_Y_MODIFY)
  1325. #define bfin_read_DMA5_Y_MODIFY() bfin_read16(DMA5_Y_MODIFY)
  1326. #define bfin_write_DMA5_Y_MODIFY(val) bfin_write16(DMA5_Y_MODIFY, val)
  1327. #define pDMA5_CURR_DESC_PTR ((uint32_t volatile *)DMA5_CURR_DESC_PTR)
  1328. #define bfin_read_DMA5_CURR_DESC_PTR() bfin_read32(DMA5_CURR_DESC_PTR)
  1329. #define bfin_write_DMA5_CURR_DESC_PTR(val) bfin_write32(DMA5_CURR_DESC_PTR, val)
  1330. #define pDMA5_CURR_ADDR ((uint32_t volatile *)DMA5_CURR_ADDR)
  1331. #define bfin_read_DMA5_CURR_ADDR() bfin_read32(DMA5_CURR_ADDR)
  1332. #define bfin_write_DMA5_CURR_ADDR(val) bfin_write32(DMA5_CURR_ADDR, val)
  1333. #define pDMA5_IRQ_STATUS ((uint16_t volatile *)DMA5_IRQ_STATUS)
  1334. #define bfin_read_DMA5_IRQ_STATUS() bfin_read16(DMA5_IRQ_STATUS)
  1335. #define bfin_write_DMA5_IRQ_STATUS(val) bfin_write16(DMA5_IRQ_STATUS, val)
  1336. #define pDMA5_PERIPHERAL_MAP ((uint16_t volatile *)DMA5_PERIPHERAL_MAP)
  1337. #define bfin_read_DMA5_PERIPHERAL_MAP() bfin_read16(DMA5_PERIPHERAL_MAP)
  1338. #define bfin_write_DMA5_PERIPHERAL_MAP(val) bfin_write16(DMA5_PERIPHERAL_MAP, val)
  1339. #define pDMA5_CURR_X_COUNT ((uint16_t volatile *)DMA5_CURR_X_COUNT)
  1340. #define bfin_read_DMA5_CURR_X_COUNT() bfin_read16(DMA5_CURR_X_COUNT)
  1341. #define bfin_write_DMA5_CURR_X_COUNT(val) bfin_write16(DMA5_CURR_X_COUNT, val)
  1342. #define pDMA5_CURR_Y_COUNT ((uint16_t volatile *)DMA5_CURR_Y_COUNT)
  1343. #define bfin_read_DMA5_CURR_Y_COUNT() bfin_read16(DMA5_CURR_Y_COUNT)
  1344. #define bfin_write_DMA5_CURR_Y_COUNT(val) bfin_write16(DMA5_CURR_Y_COUNT, val)
  1345. #define pDMA6_NEXT_DESC_PTR ((uint32_t volatile *)DMA6_NEXT_DESC_PTR)
  1346. #define bfin_read_DMA6_NEXT_DESC_PTR() bfin_read32(DMA6_NEXT_DESC_PTR)
  1347. #define bfin_write_DMA6_NEXT_DESC_PTR(val) bfin_write32(DMA6_NEXT_DESC_PTR, val)
  1348. #define pDMA6_START_ADDR ((uint32_t volatile *)DMA6_START_ADDR)
  1349. #define bfin_read_DMA6_START_ADDR() bfin_read32(DMA6_START_ADDR)
  1350. #define bfin_write_DMA6_START_ADDR(val) bfin_write32(DMA6_START_ADDR, val)
  1351. #define pDMA6_CONFIG ((uint16_t volatile *)DMA6_CONFIG) /* DMA Channel 6 Configuration Register */
  1352. #define bfin_read_DMA6_CONFIG() bfin_read16(DMA6_CONFIG)
  1353. #define bfin_write_DMA6_CONFIG(val) bfin_write16(DMA6_CONFIG, val)
  1354. #define pDMA6_X_COUNT ((uint16_t volatile *)DMA6_X_COUNT)
  1355. #define bfin_read_DMA6_X_COUNT() bfin_read16(DMA6_X_COUNT)
  1356. #define bfin_write_DMA6_X_COUNT(val) bfin_write16(DMA6_X_COUNT, val)
  1357. #define pDMA6_X_MODIFY ((uint16_t volatile *)DMA6_X_MODIFY)
  1358. #define bfin_read_DMA6_X_MODIFY() bfin_read16(DMA6_X_MODIFY)
  1359. #define bfin_write_DMA6_X_MODIFY(val) bfin_write16(DMA6_X_MODIFY, val)
  1360. #define pDMA6_Y_COUNT ((uint16_t volatile *)DMA6_Y_COUNT)
  1361. #define bfin_read_DMA6_Y_COUNT() bfin_read16(DMA6_Y_COUNT)
  1362. #define bfin_write_DMA6_Y_COUNT(val) bfin_write16(DMA6_Y_COUNT, val)
  1363. #define pDMA6_Y_MODIFY ((uint16_t volatile *)DMA6_Y_MODIFY)
  1364. #define bfin_read_DMA6_Y_MODIFY() bfin_read16(DMA6_Y_MODIFY)
  1365. #define bfin_write_DMA6_Y_MODIFY(val) bfin_write16(DMA6_Y_MODIFY, val)
  1366. #define pDMA6_CURR_DESC_PTR ((uint32_t volatile *)DMA6_CURR_DESC_PTR)
  1367. #define bfin_read_DMA6_CURR_DESC_PTR() bfin_read32(DMA6_CURR_DESC_PTR)
  1368. #define bfin_write_DMA6_CURR_DESC_PTR(val) bfin_write32(DMA6_CURR_DESC_PTR, val)
  1369. #define pDMA6_CURR_ADDR ((uint32_t volatile *)DMA6_CURR_ADDR)
  1370. #define bfin_read_DMA6_CURR_ADDR() bfin_read32(DMA6_CURR_ADDR)
  1371. #define bfin_write_DMA6_CURR_ADDR(val) bfin_write32(DMA6_CURR_ADDR, val)
  1372. #define pDMA6_IRQ_STATUS ((uint16_t volatile *)DMA6_IRQ_STATUS)
  1373. #define bfin_read_DMA6_IRQ_STATUS() bfin_read16(DMA6_IRQ_STATUS)
  1374. #define bfin_write_DMA6_IRQ_STATUS(val) bfin_write16(DMA6_IRQ_STATUS, val)
  1375. #define pDMA6_PERIPHERAL_MAP ((uint16_t volatile *)DMA6_PERIPHERAL_MAP)
  1376. #define bfin_read_DMA6_PERIPHERAL_MAP() bfin_read16(DMA6_PERIPHERAL_MAP)
  1377. #define bfin_write_DMA6_PERIPHERAL_MAP(val) bfin_write16(DMA6_PERIPHERAL_MAP, val)
  1378. #define pDMA6_CURR_X_COUNT ((uint16_t volatile *)DMA6_CURR_X_COUNT)
  1379. #define bfin_read_DMA6_CURR_X_COUNT() bfin_read16(DMA6_CURR_X_COUNT)
  1380. #define bfin_write_DMA6_CURR_X_COUNT(val) bfin_write16(DMA6_CURR_X_COUNT, val)
  1381. #define pDMA6_CURR_Y_COUNT ((uint16_t volatile *)DMA6_CURR_Y_COUNT)
  1382. #define bfin_read_DMA6_CURR_Y_COUNT() bfin_read16(DMA6_CURR_Y_COUNT)
  1383. #define bfin_write_DMA6_CURR_Y_COUNT(val) bfin_write16(DMA6_CURR_Y_COUNT, val)
  1384. #define pDMA7_NEXT_DESC_PTR ((uint32_t volatile *)DMA7_NEXT_DESC_PTR)
  1385. #define bfin_read_DMA7_NEXT_DESC_PTR() bfin_read32(DMA7_NEXT_DESC_PTR)
  1386. #define bfin_write_DMA7_NEXT_DESC_PTR(val) bfin_write32(DMA7_NEXT_DESC_PTR, val)
  1387. #define pDMA7_START_ADDR ((uint32_t volatile *)DMA7_START_ADDR)
  1388. #define bfin_read_DMA7_START_ADDR() bfin_read32(DMA7_START_ADDR)
  1389. #define bfin_write_DMA7_START_ADDR(val) bfin_write32(DMA7_START_ADDR, val)
  1390. #define pDMA7_CONFIG ((uint16_t volatile *)DMA7_CONFIG) /* DMA Channel 7 Configuration Register */
  1391. #define bfin_read_DMA7_CONFIG() bfin_read16(DMA7_CONFIG)
  1392. #define bfin_write_DMA7_CONFIG(val) bfin_write16(DMA7_CONFIG, val)
  1393. #define pDMA7_X_COUNT ((uint16_t volatile *)DMA7_X_COUNT)
  1394. #define bfin_read_DMA7_X_COUNT() bfin_read16(DMA7_X_COUNT)
  1395. #define bfin_write_DMA7_X_COUNT(val) bfin_write16(DMA7_X_COUNT, val)
  1396. #define pDMA7_X_MODIFY ((uint16_t volatile *)DMA7_X_MODIFY)
  1397. #define bfin_read_DMA7_X_MODIFY() bfin_read16(DMA7_X_MODIFY)
  1398. #define bfin_write_DMA7_X_MODIFY(val) bfin_write16(DMA7_X_MODIFY, val)
  1399. #define pDMA7_Y_COUNT ((uint16_t volatile *)DMA7_Y_COUNT)
  1400. #define bfin_read_DMA7_Y_COUNT() bfin_read16(DMA7_Y_COUNT)
  1401. #define bfin_write_DMA7_Y_COUNT(val) bfin_write16(DMA7_Y_COUNT, val)
  1402. #define pDMA7_Y_MODIFY ((uint16_t volatile *)DMA7_Y_MODIFY)
  1403. #define bfin_read_DMA7_Y_MODIFY() bfin_read16(DMA7_Y_MODIFY)
  1404. #define bfin_write_DMA7_Y_MODIFY(val) bfin_write16(DMA7_Y_MODIFY, val)
  1405. #define pDMA7_CURR_DESC_PTR ((uint32_t volatile *)DMA7_CURR_DESC_PTR)
  1406. #define bfin_read_DMA7_CURR_DESC_PTR() bfin_read32(DMA7_CURR_DESC_PTR)
  1407. #define bfin_write_DMA7_CURR_DESC_PTR(val) bfin_write32(DMA7_CURR_DESC_PTR, val)
  1408. #define pDMA7_CURR_ADDR ((uint32_t volatile *)DMA7_CURR_ADDR)
  1409. #define bfin_read_DMA7_CURR_ADDR() bfin_read32(DMA7_CURR_ADDR)
  1410. #define bfin_write_DMA7_CURR_ADDR(val) bfin_write32(DMA7_CURR_ADDR, val)
  1411. #define pDMA7_IRQ_STATUS ((uint16_t volatile *)DMA7_IRQ_STATUS)
  1412. #define bfin_read_DMA7_IRQ_STATUS() bfin_read16(DMA7_IRQ_STATUS)
  1413. #define bfin_write_DMA7_IRQ_STATUS(val) bfin_write16(DMA7_IRQ_STATUS, val)
  1414. #define pDMA7_PERIPHERAL_MAP ((uint16_t volatile *)DMA7_PERIPHERAL_MAP)
  1415. #define bfin_read_DMA7_PERIPHERAL_MAP() bfin_read16(DMA7_PERIPHERAL_MAP)
  1416. #define bfin_write_DMA7_PERIPHERAL_MAP(val) bfin_write16(DMA7_PERIPHERAL_MAP, val)
  1417. #define pDMA7_CURR_X_COUNT ((uint16_t volatile *)DMA7_CURR_X_COUNT)
  1418. #define bfin_read_DMA7_CURR_X_COUNT() bfin_read16(DMA7_CURR_X_COUNT)
  1419. #define bfin_write_DMA7_CURR_X_COUNT(val) bfin_write16(DMA7_CURR_X_COUNT, val)
  1420. #define pDMA7_CURR_Y_COUNT ((uint16_t volatile *)DMA7_CURR_Y_COUNT)
  1421. #define bfin_read_DMA7_CURR_Y_COUNT() bfin_read16(DMA7_CURR_Y_COUNT)
  1422. #define bfin_write_DMA7_CURR_Y_COUNT(val) bfin_write16(DMA7_CURR_Y_COUNT, val)
  1423. #define pMDMA_D0_NEXT_DESC_PTR ((uint32_t volatile *)MDMA_D0_NEXT_DESC_PTR)
  1424. #define bfin_read_MDMA_D0_NEXT_DESC_PTR() bfin_read32(MDMA_D0_NEXT_DESC_PTR)
  1425. #define bfin_write_MDMA_D0_NEXT_DESC_PTR(val) bfin_write32(MDMA_D0_NEXT_DESC_PTR, val)
  1426. #define pMDMA_D0_START_ADDR ((uint32_t volatile *)MDMA_D0_START_ADDR)
  1427. #define bfin_read_MDMA_D0_START_ADDR() bfin_read32(MDMA_D0_START_ADDR)
  1428. #define bfin_write_MDMA_D0_START_ADDR(val) bfin_write32(MDMA_D0_START_ADDR, val)
  1429. #define pMDMA_D0_CONFIG ((uint16_t volatile *)MDMA_D0_CONFIG)
  1430. #define bfin_read_MDMA_D0_CONFIG() bfin_read16(MDMA_D0_CONFIG)
  1431. #define bfin_write_MDMA_D0_CONFIG(val) bfin_write16(MDMA_D0_CONFIG, val)
  1432. #define pMDMA_D0_X_COUNT ((uint16_t volatile *)MDMA_D0_X_COUNT)
  1433. #define bfin_read_MDMA_D0_X_COUNT() bfin_read16(MDMA_D0_X_COUNT)
  1434. #define bfin_write_MDMA_D0_X_COUNT(val) bfin_write16(MDMA_D0_X_COUNT, val)
  1435. #define pMDMA_D0_X_MODIFY ((uint16_t volatile *)MDMA_D0_X_MODIFY)
  1436. #define bfin_read_MDMA_D0_X_MODIFY() bfin_read16(MDMA_D0_X_MODIFY)
  1437. #define bfin_write_MDMA_D0_X_MODIFY(val) bfin_write16(MDMA_D0_X_MODIFY, val)
  1438. #define pMDMA_D0_Y_COUNT ((uint16_t volatile *)MDMA_D0_Y_COUNT)
  1439. #define bfin_read_MDMA_D0_Y_COUNT() bfin_read16(MDMA_D0_Y_COUNT)
  1440. #define bfin_write_MDMA_D0_Y_COUNT(val) bfin_write16(MDMA_D0_Y_COUNT, val)
  1441. #define pMDMA_D0_Y_MODIFY ((uint16_t volatile *)MDMA_D0_Y_MODIFY)
  1442. #define bfin_read_MDMA_D0_Y_MODIFY() bfin_read16(MDMA_D0_Y_MODIFY)
  1443. #define bfin_write_MDMA_D0_Y_MODIFY(val) bfin_write16(MDMA_D0_Y_MODIFY, val)
  1444. #define pMDMA_D0_CURR_DESC_PTR ((uint32_t volatile *)MDMA_D0_CURR_DESC_PTR)
  1445. #define bfin_read_MDMA_D0_CURR_DESC_PTR() bfin_read32(MDMA_D0_CURR_DESC_PTR)
  1446. #define bfin_write_MDMA_D0_CURR_DESC_PTR(val) bfin_write32(MDMA_D0_CURR_DESC_PTR, val)
  1447. #define pMDMA_D0_CURR_ADDR ((uint32_t volatile *)MDMA_D0_CURR_ADDR)
  1448. #define bfin_read_MDMA_D0_CURR_ADDR() bfin_read32(MDMA_D0_CURR_ADDR)
  1449. #define bfin_write_MDMA_D0_CURR_ADDR(val) bfin_write32(MDMA_D0_CURR_ADDR, val)
  1450. #define pMDMA_D0_IRQ_STATUS ((uint16_t volatile *)MDMA_D0_IRQ_STATUS)
  1451. #define bfin_read_MDMA_D0_IRQ_STATUS() bfin_read16(MDMA_D0_IRQ_STATUS)
  1452. #define bfin_write_MDMA_D0_IRQ_STATUS(val) bfin_write16(MDMA_D0_IRQ_STATUS, val)
  1453. #define pMDMA_D0_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_D0_PERIPHERAL_MAP)
  1454. #define bfin_read_MDMA_D0_PERIPHERAL_MAP() bfin_read16(MDMA_D0_PERIPHERAL_MAP)
  1455. #define bfin_write_MDMA_D0_PERIPHERAL_MAP(val) bfin_write16(MDMA_D0_PERIPHERAL_MAP, val)
  1456. #define pMDMA_D0_CURR_X_COUNT ((uint16_t volatile *)MDMA_D0_CURR_X_COUNT)
  1457. #define bfin_read_MDMA_D0_CURR_X_COUNT() bfin_read16(MDMA_D0_CURR_X_COUNT)
  1458. #define bfin_write_MDMA_D0_CURR_X_COUNT(val) bfin_write16(MDMA_D0_CURR_X_COUNT, val)
  1459. #define pMDMA_D0_CURR_Y_COUNT ((uint16_t volatile *)MDMA_D0_CURR_Y_COUNT)
  1460. #define bfin_read_MDMA_D0_CURR_Y_COUNT() bfin_read16(MDMA_D0_CURR_Y_COUNT)
  1461. #define bfin_write_MDMA_D0_CURR_Y_COUNT(val) bfin_write16(MDMA_D0_CURR_Y_COUNT, val)
  1462. #define pMDMA_S0_NEXT_DESC_PTR ((uint32_t volatile *)MDMA_S0_NEXT_DESC_PTR)
  1463. #define bfin_read_MDMA_S0_NEXT_DESC_PTR() bfin_read32(MDMA_S0_NEXT_DESC_PTR)
  1464. #define bfin_write_MDMA_S0_NEXT_DESC_PTR(val) bfin_write32(MDMA_S0_NEXT_DESC_PTR, val)
  1465. #define pMDMA_S0_START_ADDR ((uint32_t volatile *)MDMA_S0_START_ADDR)
  1466. #define bfin_read_MDMA_S0_START_ADDR() bfin_read32(MDMA_S0_START_ADDR)
  1467. #define bfin_write_MDMA_S0_START_ADDR(val) bfin_write32(MDMA_S0_START_ADDR, val)
  1468. #define pMDMA_S0_CONFIG ((uint16_t volatile *)MDMA_S0_CONFIG)
  1469. #define bfin_read_MDMA_S0_CONFIG() bfin_read16(MDMA_S0_CONFIG)
  1470. #define bfin_write_MDMA_S0_CONFIG(val) bfin_write16(MDMA_S0_CONFIG, val)
  1471. #define pMDMA_S0_X_COUNT ((uint16_t volatile *)MDMA_S0_X_COUNT)
  1472. #define bfin_read_MDMA_S0_X_COUNT() bfin_read16(MDMA_S0_X_COUNT)
  1473. #define bfin_write_MDMA_S0_X_COUNT(val) bfin_write16(MDMA_S0_X_COUNT, val)
  1474. #define pMDMA_S0_X_MODIFY ((uint16_t volatile *)MDMA_S0_X_MODIFY)
  1475. #define bfin_read_MDMA_S0_X_MODIFY() bfin_read16(MDMA_S0_X_MODIFY)
  1476. #define bfin_write_MDMA_S0_X_MODIFY(val) bfin_write16(MDMA_S0_X_MODIFY, val)
  1477. #define pMDMA_S0_Y_COUNT ((uint16_t volatile *)MDMA_S0_Y_COUNT)
  1478. #define bfin_read_MDMA_S0_Y_COUNT() bfin_read16(MDMA_S0_Y_COUNT)
  1479. #define bfin_write_MDMA_S0_Y_COUNT(val) bfin_write16(MDMA_S0_Y_COUNT, val)
  1480. #define pMDMA_S0_Y_MODIFY ((uint16_t volatile *)MDMA_S0_Y_MODIFY)
  1481. #define bfin_read_MDMA_S0_Y_MODIFY() bfin_read16(MDMA_S0_Y_MODIFY)
  1482. #define bfin_write_MDMA_S0_Y_MODIFY(val) bfin_write16(MDMA_S0_Y_MODIFY, val)
  1483. #define pMDMA_S0_CURR_DESC_PTR ((uint32_t volatile *)MDMA_S0_CURR_DESC_PTR)
  1484. #define bfin_read_MDMA_S0_CURR_DESC_PTR() bfin_read32(MDMA_S0_CURR_DESC_PTR)
  1485. #define bfin_write_MDMA_S0_CURR_DESC_PTR(val) bfin_write32(MDMA_S0_CURR_DESC_PTR, val)
  1486. #define pMDMA_S0_CURR_ADDR ((uint32_t volatile *)MDMA_S0_CURR_ADDR)
  1487. #define bfin_read_MDMA_S0_CURR_ADDR() bfin_read32(MDMA_S0_CURR_ADDR)
  1488. #define bfin_write_MDMA_S0_CURR_ADDR(val) bfin_write32(MDMA_S0_CURR_ADDR, val)
  1489. #define pMDMA_S0_IRQ_STATUS ((uint16_t volatile *)MDMA_S0_IRQ_STATUS)
  1490. #define bfin_read_MDMA_S0_IRQ_STATUS() bfin_read16(MDMA_S0_IRQ_STATUS)
  1491. #define bfin_write_MDMA_S0_IRQ_STATUS(val) bfin_write16(MDMA_S0_IRQ_STATUS, val)
  1492. #define pMDMA_S0_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_S0_PERIPHERAL_MAP)
  1493. #define bfin_read_MDMA_S0_PERIPHERAL_MAP() bfin_read16(MDMA_S0_PERIPHERAL_MAP)
  1494. #define bfin_write_MDMA_S0_PERIPHERAL_MAP(val) bfin_write16(MDMA_S0_PERIPHERAL_MAP, val)
  1495. #define pMDMA_S0_CURR_X_COUNT ((uint16_t volatile *)MDMA_S0_CURR_X_COUNT)
  1496. #define bfin_read_MDMA_S0_CURR_X_COUNT() bfin_read16(MDMA_S0_CURR_X_COUNT)
  1497. #define bfin_write_MDMA_S0_CURR_X_COUNT(val) bfin_write16(MDMA_S0_CURR_X_COUNT, val)
  1498. #define pMDMA_S0_CURR_Y_COUNT ((uint16_t volatile *)MDMA_S0_CURR_Y_COUNT)
  1499. #define bfin_read_MDMA_S0_CURR_Y_COUNT() bfin_read16(MDMA_S0_CURR_Y_COUNT)
  1500. #define bfin_write_MDMA_S0_CURR_Y_COUNT(val) bfin_write16(MDMA_S0_CURR_Y_COUNT, val)
  1501. #define pMDMA_D1_NEXT_DESC_PTR ((uint32_t volatile *)MDMA_D1_NEXT_DESC_PTR)
  1502. #define bfin_read_MDMA_D1_NEXT_DESC_PTR() bfin_read32(MDMA_D1_NEXT_DESC_PTR)
  1503. #define bfin_write_MDMA_D1_NEXT_DESC_PTR(val) bfin_write32(MDMA_D1_NEXT_DESC_PTR, val)
  1504. #define pMDMA_D1_START_ADDR ((uint32_t volatile *)MDMA_D1_START_ADDR)
  1505. #define bfin_read_MDMA_D1_START_ADDR() bfin_read32(MDMA_D1_START_ADDR)
  1506. #define bfin_write_MDMA_D1_START_ADDR(val) bfin_write32(MDMA_D1_START_ADDR, val)
  1507. #define pMDMA_D1_CONFIG ((uint16_t volatile *)MDMA_D1_CONFIG) /* MemDMA Stream 1 Destination Configuration Register */
  1508. #define bfin_read_MDMA_D1_CONFIG() bfin_read16(MDMA_D1_CONFIG)
  1509. #define bfin_write_MDMA_D1_CONFIG(val) bfin_write16(MDMA_D1_CONFIG, val)
  1510. #define pMDMA_D1_X_COUNT ((uint16_t volatile *)MDMA_D1_X_COUNT)
  1511. #define bfin_read_MDMA_D1_X_COUNT() bfin_read16(MDMA_D1_X_COUNT)
  1512. #define bfin_write_MDMA_D1_X_COUNT(val) bfin_write16(MDMA_D1_X_COUNT, val)
  1513. #define pMDMA_D1_X_MODIFY ((uint16_t volatile *)MDMA_D1_X_MODIFY)
  1514. #define bfin_read_MDMA_D1_X_MODIFY() bfin_read16(MDMA_D1_X_MODIFY)
  1515. #define bfin_write_MDMA_D1_X_MODIFY(val) bfin_write16(MDMA_D1_X_MODIFY, val)
  1516. #define pMDMA_D1_Y_COUNT ((uint16_t volatile *)MDMA_D1_Y_COUNT)
  1517. #define bfin_read_MDMA_D1_Y_COUNT() bfin_read16(MDMA_D1_Y_COUNT)
  1518. #define bfin_write_MDMA_D1_Y_COUNT(val) bfin_write16(MDMA_D1_Y_COUNT, val)
  1519. #define pMDMA_D1_Y_MODIFY ((uint16_t volatile *)MDMA_D1_Y_MODIFY)
  1520. #define bfin_read_MDMA_D1_Y_MODIFY() bfin_read16(MDMA_D1_Y_MODIFY)
  1521. #define bfin_write_MDMA_D1_Y_MODIFY(val) bfin_write16(MDMA_D1_Y_MODIFY, val)
  1522. #define pMDMA_D1_CURR_DESC_PTR ((uint32_t volatile *)MDMA_D1_CURR_DESC_PTR)
  1523. #define bfin_read_MDMA_D1_CURR_DESC_PTR() bfin_read32(MDMA_D1_CURR_DESC_PTR)
  1524. #define bfin_write_MDMA_D1_CURR_DESC_PTR(val) bfin_write32(MDMA_D1_CURR_DESC_PTR, val)
  1525. #define pMDMA_D1_CURR_ADDR ((uint32_t volatile *)MDMA_D1_CURR_ADDR)
  1526. #define bfin_read_MDMA_D1_CURR_ADDR() bfin_read32(MDMA_D1_CURR_ADDR)
  1527. #define bfin_write_MDMA_D1_CURR_ADDR(val) bfin_write32(MDMA_D1_CURR_ADDR, val)
  1528. #define pMDMA_D1_IRQ_STATUS ((uint16_t volatile *)MDMA_D1_IRQ_STATUS)
  1529. #define bfin_read_MDMA_D1_IRQ_STATUS() bfin_read16(MDMA_D1_IRQ_STATUS)
  1530. #define bfin_write_MDMA_D1_IRQ_STATUS(val) bfin_write16(MDMA_D1_IRQ_STATUS, val)
  1531. #define pMDMA_D1_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_D1_PERIPHERAL_MAP)
  1532. #define bfin_read_MDMA_D1_PERIPHERAL_MAP() bfin_read16(MDMA_D1_PERIPHERAL_MAP)
  1533. #define bfin_write_MDMA_D1_PERIPHERAL_MAP(val) bfin_write16(MDMA_D1_PERIPHERAL_MAP, val)
  1534. #define pMDMA_D1_CURR_X_COUNT ((uint16_t volatile *)MDMA_D1_CURR_X_COUNT)
  1535. #define bfin_read_MDMA_D1_CURR_X_COUNT() bfin_read16(MDMA_D1_CURR_X_COUNT)
  1536. #define bfin_write_MDMA_D1_CURR_X_COUNT(val) bfin_write16(MDMA_D1_CURR_X_COUNT, val)
  1537. #define pMDMA_D1_CURR_Y_COUNT ((uint16_t volatile *)MDMA_D1_CURR_Y_COUNT)
  1538. #define bfin_read_MDMA_D1_CURR_Y_COUNT() bfin_read16(MDMA_D1_CURR_Y_COUNT)
  1539. #define bfin_write_MDMA_D1_CURR_Y_COUNT(val) bfin_write16(MDMA_D1_CURR_Y_COUNT, val)
  1540. #define pMDMA_S1_NEXT_DESC_PTR ((uint32_t volatile *)MDMA_S1_NEXT_DESC_PTR)
  1541. #define bfin_read_MDMA_S1_NEXT_DESC_PTR() bfin_read32(MDMA_S1_NEXT_DESC_PTR)
  1542. #define bfin_write_MDMA_S1_NEXT_DESC_PTR(val) bfin_write32(MDMA_S1_NEXT_DESC_PTR, val)
  1543. #define pMDMA_S1_START_ADDR ((uint32_t volatile *)MDMA_S1_START_ADDR)
  1544. #define bfin_read_MDMA_S1_START_ADDR() bfin_read32(MDMA_S1_START_ADDR)
  1545. #define bfin_write_MDMA_S1_START_ADDR(val) bfin_write32(MDMA_S1_START_ADDR, val)
  1546. #define pMDMA_S1_CONFIG ((uint16_t volatile *)MDMA_S1_CONFIG)
  1547. #define bfin_read_MDMA_S1_CONFIG() bfin_read16(MDMA_S1_CONFIG)
  1548. #define bfin_write_MDMA_S1_CONFIG(val) bfin_write16(MDMA_S1_CONFIG, val)
  1549. #define pMDMA_S1_X_COUNT ((uint16_t volatile *)MDMA_S1_X_COUNT)
  1550. #define bfin_read_MDMA_S1_X_COUNT() bfin_read16(MDMA_S1_X_COUNT)
  1551. #define bfin_write_MDMA_S1_X_COUNT(val) bfin_write16(MDMA_S1_X_COUNT, val)
  1552. #define pMDMA_S1_X_MODIFY ((uint16_t volatile *)MDMA_S1_X_MODIFY)
  1553. #define bfin_read_MDMA_S1_X_MODIFY() bfin_read16(MDMA_S1_X_MODIFY)
  1554. #define bfin_write_MDMA_S1_X_MODIFY(val) bfin_write16(MDMA_S1_X_MODIFY, val)
  1555. #define pMDMA_S1_Y_COUNT ((uint16_t volatile *)MDMA_S1_Y_COUNT)
  1556. #define bfin_read_MDMA_S1_Y_COUNT() bfin_read16(MDMA_S1_Y_COUNT)
  1557. #define bfin_write_MDMA_S1_Y_COUNT(val) bfin_write16(MDMA_S1_Y_COUNT, val)
  1558. #define pMDMA_S1_Y_MODIFY ((uint16_t volatile *)MDMA_S1_Y_MODIFY)
  1559. #define bfin_read_MDMA_S1_Y_MODIFY() bfin_read16(MDMA_S1_Y_MODIFY)
  1560. #define bfin_write_MDMA_S1_Y_MODIFY(val) bfin_write16(MDMA_S1_Y_MODIFY, val)
  1561. #define pMDMA_S1_CURR_DESC_PTR ((uint32_t volatile *)MDMA_S1_CURR_DESC_PTR)
  1562. #define bfin_read_MDMA_S1_CURR_DESC_PTR() bfin_read32(MDMA_S1_CURR_DESC_PTR)
  1563. #define bfin_write_MDMA_S1_CURR_DESC_PTR(val) bfin_write32(MDMA_S1_CURR_DESC_PTR, val)
  1564. #define pMDMA_S1_CURR_ADDR ((uint32_t volatile *)MDMA_S1_CURR_ADDR)
  1565. #define bfin_read_MDMA_S1_CURR_ADDR() bfin_read32(MDMA_S1_CURR_ADDR)
  1566. #define bfin_write_MDMA_S1_CURR_ADDR(val) bfin_write32(MDMA_S1_CURR_ADDR, val)
  1567. #define pMDMA_S1_IRQ_STATUS ((uint16_t volatile *)MDMA_S1_IRQ_STATUS)
  1568. #define bfin_read_MDMA_S1_IRQ_STATUS() bfin_read16(MDMA_S1_IRQ_STATUS)
  1569. #define bfin_write_MDMA_S1_IRQ_STATUS(val) bfin_write16(MDMA_S1_IRQ_STATUS, val)
  1570. #define pMDMA_S1_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_S1_PERIPHERAL_MAP)
  1571. #define bfin_read_MDMA_S1_PERIPHERAL_MAP() bfin_read16(MDMA_S1_PERIPHERAL_MAP)
  1572. #define bfin_write_MDMA_S1_PERIPHERAL_MAP(val) bfin_write16(MDMA_S1_PERIPHERAL_MAP, val)
  1573. #define pMDMA_S1_CURR_X_COUNT ((uint16_t volatile *)MDMA_S1_CURR_X_COUNT)
  1574. #define bfin_read_MDMA_S1_CURR_X_COUNT() bfin_read16(MDMA_S1_CURR_X_COUNT)
  1575. #define bfin_write_MDMA_S1_CURR_X_COUNT(val) bfin_write16(MDMA_S1_CURR_X_COUNT, val)
  1576. #define pMDMA_S1_CURR_Y_COUNT ((uint16_t volatile *)MDMA_S1_CURR_Y_COUNT)
  1577. #define bfin_read_MDMA_S1_CURR_Y_COUNT() bfin_read16(MDMA_S1_CURR_Y_COUNT)
  1578. #define bfin_write_MDMA_S1_CURR_Y_COUNT(val) bfin_write16(MDMA_S1_CURR_Y_COUNT, val)
  1579. #define pEBIU_AMGCTL ((uint16_t volatile *)EBIU_AMGCTL)
  1580. #define bfin_read_EBIU_AMGCTL() bfin_read16(EBIU_AMGCTL)
  1581. #define bfin_write_EBIU_AMGCTL(val) bfin_write16(EBIU_AMGCTL, val)
  1582. #define pEBIU_AMBCTL0 ((uint32_t volatile *)EBIU_AMBCTL0)
  1583. #define bfin_read_EBIU_AMBCTL0() bfin_read32(EBIU_AMBCTL0)
  1584. #define bfin_write_EBIU_AMBCTL0(val) bfin_write32(EBIU_AMBCTL0, val)
  1585. #define pEBIU_AMBCTL1 ((uint32_t volatile *)EBIU_AMBCTL1)
  1586. #define bfin_read_EBIU_AMBCTL1() bfin_read32(EBIU_AMBCTL1)
  1587. #define bfin_write_EBIU_AMBCTL1(val) bfin_write32(EBIU_AMBCTL1, val)
  1588. #define pEBIU_SDGCTL ((uint32_t volatile *)EBIU_SDGCTL)
  1589. #define bfin_read_EBIU_SDGCTL() bfin_read32(EBIU_SDGCTL)
  1590. #define bfin_write_EBIU_SDGCTL(val) bfin_write32(EBIU_SDGCTL, val)
  1591. #define pEBIU_SDBCTL ((uint16_t volatile *)EBIU_SDBCTL)
  1592. #define bfin_read_EBIU_SDBCTL() bfin_read16(EBIU_SDBCTL)
  1593. #define bfin_write_EBIU_SDBCTL(val) bfin_write16(EBIU_SDBCTL, val)
  1594. #define pEBIU_SDRRC ((uint16_t volatile *)EBIU_SDRRC)
  1595. #define bfin_read_EBIU_SDRRC() bfin_read16(EBIU_SDRRC)
  1596. #define bfin_write_EBIU_SDRRC(val) bfin_write16(EBIU_SDRRC, val)
  1597. #define pEBIU_SDSTAT ((uint16_t volatile *)EBIU_SDSTAT)
  1598. #define bfin_read_EBIU_SDSTAT() bfin_read16(EBIU_SDSTAT)
  1599. #define bfin_write_EBIU_SDSTAT(val) bfin_write16(EBIU_SDSTAT, val)
  1600. #define pDMA_TC_CNT ((uint16_t volatile *)DMA_TC_CNT)
  1601. #define bfin_read_DMA_TC_CNT() bfin_read16(DMA_TC_CNT)
  1602. #define bfin_write_DMA_TC_CNT(val) bfin_write16(DMA_TC_CNT, val)
  1603. #define pDMA_TC_PER ((uint16_t volatile *)DMA_TC_PER)
  1604. #define bfin_read_DMA_TC_PER() bfin_read16(DMA_TC_PER)
  1605. #define bfin_write_DMA_TC_PER(val) bfin_write16(DMA_TC_PER, val)
  1606. #endif /* __BFIN_CDEF_ADSP_EDN_extended__ */