BF541_cdef.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323
  1. /* DO NOT EDIT THIS FILE
  2. * Automatically generated by generate-cdef-headers.xsl
  3. * DO NOT EDIT THIS FILE
  4. */
  5. #ifndef __BFIN_CDEF_ADSP_BF541_proc__
  6. #define __BFIN_CDEF_ADSP_BF541_proc__
  7. #include "../mach-common/ADSP-EDN-core_cdef.h"
  8. #include "ADSP-EDN-BF542-extended_cdef.h"
  9. #define pCHIPID ((uint32_t volatile *)CHIPID)
  10. #define bfin_read_CHIPID() bfin_read32(CHIPID)
  11. #define bfin_write_CHIPID(val) bfin_write32(CHIPID, val)
  12. #define pSWRST ((uint16_t volatile *)SWRST) /* Software Reset Register */
  13. #define bfin_read_SWRST() bfin_read16(SWRST)
  14. #define bfin_write_SWRST(val) bfin_write16(SWRST, val)
  15. #define pSYSCR ((uint16_t volatile *)SYSCR) /* System Configuration register */
  16. #define bfin_read_SYSCR() bfin_read16(SYSCR)
  17. #define bfin_write_SYSCR(val) bfin_write16(SYSCR, val)
  18. #define pSRAM_BASE_ADDR ((void * volatile *)SRAM_BASE_ADDR) /* SRAM Base Address (Read Only) */
  19. #define bfin_read_SRAM_BASE_ADDR() bfin_readPTR(SRAM_BASE_ADDR)
  20. #define bfin_write_SRAM_BASE_ADDR(val) bfin_writePTR(SRAM_BASE_ADDR, val)
  21. #define pDMEM_CONTROL ((uint32_t volatile *)DMEM_CONTROL) /* Data memory control */
  22. #define bfin_read_DMEM_CONTROL() bfin_read32(DMEM_CONTROL)
  23. #define bfin_write_DMEM_CONTROL(val) bfin_write32(DMEM_CONTROL, val)
  24. #define pDCPLB_STATUS ((uint32_t volatile *)DCPLB_STATUS) /* Data Cache Programmable Look-Aside Buffer Status */
  25. #define bfin_read_DCPLB_STATUS() bfin_read32(DCPLB_STATUS)
  26. #define bfin_write_DCPLB_STATUS(val) bfin_write32(DCPLB_STATUS, val)
  27. #define pDCPLB_FAULT_ADDR ((void * volatile *)DCPLB_FAULT_ADDR) /* Data Cache Programmable Look-Aside Buffer Fault Address */
  28. #define bfin_read_DCPLB_FAULT_ADDR() bfin_readPTR(DCPLB_FAULT_ADDR)
  29. #define bfin_write_DCPLB_FAULT_ADDR(val) bfin_writePTR(DCPLB_FAULT_ADDR, val)
  30. #define pDCPLB_ADDR0 ((void * volatile *)DCPLB_ADDR0) /* Data Cache Protection Lookaside Buffer 0 */
  31. #define bfin_read_DCPLB_ADDR0() bfin_readPTR(DCPLB_ADDR0)
  32. #define bfin_write_DCPLB_ADDR0(val) bfin_writePTR(DCPLB_ADDR0, val)
  33. #define pDCPLB_ADDR1 ((void * volatile *)DCPLB_ADDR1) /* Data Cache Protection Lookaside Buffer 1 */
  34. #define bfin_read_DCPLB_ADDR1() bfin_readPTR(DCPLB_ADDR1)
  35. #define bfin_write_DCPLB_ADDR1(val) bfin_writePTR(DCPLB_ADDR1, val)
  36. #define pDCPLB_ADDR2 ((void * volatile *)DCPLB_ADDR2) /* Data Cache Protection Lookaside Buffer 2 */
  37. #define bfin_read_DCPLB_ADDR2() bfin_readPTR(DCPLB_ADDR2)
  38. #define bfin_write_DCPLB_ADDR2(val) bfin_writePTR(DCPLB_ADDR2, val)
  39. #define pDCPLB_ADDR3 ((void * volatile *)DCPLB_ADDR3) /* Data Cache Protection Lookaside Buffer 3 */
  40. #define bfin_read_DCPLB_ADDR3() bfin_readPTR(DCPLB_ADDR3)
  41. #define bfin_write_DCPLB_ADDR3(val) bfin_writePTR(DCPLB_ADDR3, val)
  42. #define pDCPLB_ADDR4 ((void * volatile *)DCPLB_ADDR4) /* Data Cache Protection Lookaside Buffer 4 */
  43. #define bfin_read_DCPLB_ADDR4() bfin_readPTR(DCPLB_ADDR4)
  44. #define bfin_write_DCPLB_ADDR4(val) bfin_writePTR(DCPLB_ADDR4, val)
  45. #define pDCPLB_ADDR5 ((void * volatile *)DCPLB_ADDR5) /* Data Cache Protection Lookaside Buffer 5 */
  46. #define bfin_read_DCPLB_ADDR5() bfin_readPTR(DCPLB_ADDR5)
  47. #define bfin_write_DCPLB_ADDR5(val) bfin_writePTR(DCPLB_ADDR5, val)
  48. #define pDCPLB_ADDR6 ((void * volatile *)DCPLB_ADDR6) /* Data Cache Protection Lookaside Buffer 6 */
  49. #define bfin_read_DCPLB_ADDR6() bfin_readPTR(DCPLB_ADDR6)
  50. #define bfin_write_DCPLB_ADDR6(val) bfin_writePTR(DCPLB_ADDR6, val)
  51. #define pDCPLB_ADDR7 ((void * volatile *)DCPLB_ADDR7) /* Data Cache Protection Lookaside Buffer 7 */
  52. #define bfin_read_DCPLB_ADDR7() bfin_readPTR(DCPLB_ADDR7)
  53. #define bfin_write_DCPLB_ADDR7(val) bfin_writePTR(DCPLB_ADDR7, val)
  54. #define pDCPLB_ADDR8 ((void * volatile *)DCPLB_ADDR8) /* Data Cache Protection Lookaside Buffer 8 */
  55. #define bfin_read_DCPLB_ADDR8() bfin_readPTR(DCPLB_ADDR8)
  56. #define bfin_write_DCPLB_ADDR8(val) bfin_writePTR(DCPLB_ADDR8, val)
  57. #define pDCPLB_ADDR9 ((void * volatile *)DCPLB_ADDR9) /* Data Cache Protection Lookaside Buffer 9 */
  58. #define bfin_read_DCPLB_ADDR9() bfin_readPTR(DCPLB_ADDR9)
  59. #define bfin_write_DCPLB_ADDR9(val) bfin_writePTR(DCPLB_ADDR9, val)
  60. #define pDCPLB_ADDR10 ((void * volatile *)DCPLB_ADDR10) /* Data Cache Protection Lookaside Buffer 10 */
  61. #define bfin_read_DCPLB_ADDR10() bfin_readPTR(DCPLB_ADDR10)
  62. #define bfin_write_DCPLB_ADDR10(val) bfin_writePTR(DCPLB_ADDR10, val)
  63. #define pDCPLB_ADDR11 ((void * volatile *)DCPLB_ADDR11) /* Data Cache Protection Lookaside Buffer 11 */
  64. #define bfin_read_DCPLB_ADDR11() bfin_readPTR(DCPLB_ADDR11)
  65. #define bfin_write_DCPLB_ADDR11(val) bfin_writePTR(DCPLB_ADDR11, val)
  66. #define pDCPLB_ADDR12 ((void * volatile *)DCPLB_ADDR12) /* Data Cache Protection Lookaside Buffer 12 */
  67. #define bfin_read_DCPLB_ADDR12() bfin_readPTR(DCPLB_ADDR12)
  68. #define bfin_write_DCPLB_ADDR12(val) bfin_writePTR(DCPLB_ADDR12, val)
  69. #define pDCPLB_ADDR13 ((void * volatile *)DCPLB_ADDR13) /* Data Cache Protection Lookaside Buffer 13 */
  70. #define bfin_read_DCPLB_ADDR13() bfin_readPTR(DCPLB_ADDR13)
  71. #define bfin_write_DCPLB_ADDR13(val) bfin_writePTR(DCPLB_ADDR13, val)
  72. #define pDCPLB_ADDR14 ((void * volatile *)DCPLB_ADDR14) /* Data Cache Protection Lookaside Buffer 14 */
  73. #define bfin_read_DCPLB_ADDR14() bfin_readPTR(DCPLB_ADDR14)
  74. #define bfin_write_DCPLB_ADDR14(val) bfin_writePTR(DCPLB_ADDR14, val)
  75. #define pDCPLB_ADDR15 ((void * volatile *)DCPLB_ADDR15) /* Data Cache Protection Lookaside Buffer 15 */
  76. #define bfin_read_DCPLB_ADDR15() bfin_readPTR(DCPLB_ADDR15)
  77. #define bfin_write_DCPLB_ADDR15(val) bfin_writePTR(DCPLB_ADDR15, val)
  78. #define pDCPLB_DATA0 ((uint32_t volatile *)DCPLB_DATA0) /* Data Cache 0 Status */
  79. #define bfin_read_DCPLB_DATA0() bfin_read32(DCPLB_DATA0)
  80. #define bfin_write_DCPLB_DATA0(val) bfin_write32(DCPLB_DATA0, val)
  81. #define pDCPLB_DATA1 ((uint32_t volatile *)DCPLB_DATA1) /* Data Cache 1 Status */
  82. #define bfin_read_DCPLB_DATA1() bfin_read32(DCPLB_DATA1)
  83. #define bfin_write_DCPLB_DATA1(val) bfin_write32(DCPLB_DATA1, val)
  84. #define pDCPLB_DATA2 ((uint32_t volatile *)DCPLB_DATA2) /* Data Cache 2 Status */
  85. #define bfin_read_DCPLB_DATA2() bfin_read32(DCPLB_DATA2)
  86. #define bfin_write_DCPLB_DATA2(val) bfin_write32(DCPLB_DATA2, val)
  87. #define pDCPLB_DATA3 ((uint32_t volatile *)DCPLB_DATA3) /* Data Cache 3 Status */
  88. #define bfin_read_DCPLB_DATA3() bfin_read32(DCPLB_DATA3)
  89. #define bfin_write_DCPLB_DATA3(val) bfin_write32(DCPLB_DATA3, val)
  90. #define pDCPLB_DATA4 ((uint32_t volatile *)DCPLB_DATA4) /* Data Cache 4 Status */
  91. #define bfin_read_DCPLB_DATA4() bfin_read32(DCPLB_DATA4)
  92. #define bfin_write_DCPLB_DATA4(val) bfin_write32(DCPLB_DATA4, val)
  93. #define pDCPLB_DATA5 ((uint32_t volatile *)DCPLB_DATA5) /* Data Cache 5 Status */
  94. #define bfin_read_DCPLB_DATA5() bfin_read32(DCPLB_DATA5)
  95. #define bfin_write_DCPLB_DATA5(val) bfin_write32(DCPLB_DATA5, val)
  96. #define pDCPLB_DATA6 ((uint32_t volatile *)DCPLB_DATA6) /* Data Cache 6 Status */
  97. #define bfin_read_DCPLB_DATA6() bfin_read32(DCPLB_DATA6)
  98. #define bfin_write_DCPLB_DATA6(val) bfin_write32(DCPLB_DATA6, val)
  99. #define pDCPLB_DATA7 ((uint32_t volatile *)DCPLB_DATA7) /* Data Cache 7 Status */
  100. #define bfin_read_DCPLB_DATA7() bfin_read32(DCPLB_DATA7)
  101. #define bfin_write_DCPLB_DATA7(val) bfin_write32(DCPLB_DATA7, val)
  102. #define pDCPLB_DATA8 ((uint32_t volatile *)DCPLB_DATA8) /* Data Cache 8 Status */
  103. #define bfin_read_DCPLB_DATA8() bfin_read32(DCPLB_DATA8)
  104. #define bfin_write_DCPLB_DATA8(val) bfin_write32(DCPLB_DATA8, val)
  105. #define pDCPLB_DATA9 ((uint32_t volatile *)DCPLB_DATA9) /* Data Cache 9 Status */
  106. #define bfin_read_DCPLB_DATA9() bfin_read32(DCPLB_DATA9)
  107. #define bfin_write_DCPLB_DATA9(val) bfin_write32(DCPLB_DATA9, val)
  108. #define pDCPLB_DATA10 ((uint32_t volatile *)DCPLB_DATA10) /* Data Cache 10 Status */
  109. #define bfin_read_DCPLB_DATA10() bfin_read32(DCPLB_DATA10)
  110. #define bfin_write_DCPLB_DATA10(val) bfin_write32(DCPLB_DATA10, val)
  111. #define pDCPLB_DATA11 ((uint32_t volatile *)DCPLB_DATA11) /* Data Cache 11 Status */
  112. #define bfin_read_DCPLB_DATA11() bfin_read32(DCPLB_DATA11)
  113. #define bfin_write_DCPLB_DATA11(val) bfin_write32(DCPLB_DATA11, val)
  114. #define pDCPLB_DATA12 ((uint32_t volatile *)DCPLB_DATA12) /* Data Cache 12 Status */
  115. #define bfin_read_DCPLB_DATA12() bfin_read32(DCPLB_DATA12)
  116. #define bfin_write_DCPLB_DATA12(val) bfin_write32(DCPLB_DATA12, val)
  117. #define pDCPLB_DATA13 ((uint32_t volatile *)DCPLB_DATA13) /* Data Cache 13 Status */
  118. #define bfin_read_DCPLB_DATA13() bfin_read32(DCPLB_DATA13)
  119. #define bfin_write_DCPLB_DATA13(val) bfin_write32(DCPLB_DATA13, val)
  120. #define pDCPLB_DATA14 ((uint32_t volatile *)DCPLB_DATA14) /* Data Cache 14 Status */
  121. #define bfin_read_DCPLB_DATA14() bfin_read32(DCPLB_DATA14)
  122. #define bfin_write_DCPLB_DATA14(val) bfin_write32(DCPLB_DATA14, val)
  123. #define pDCPLB_DATA15 ((uint32_t volatile *)DCPLB_DATA15) /* Data Cache 15 Status */
  124. #define bfin_read_DCPLB_DATA15() bfin_read32(DCPLB_DATA15)
  125. #define bfin_write_DCPLB_DATA15(val) bfin_write32(DCPLB_DATA15, val)
  126. #define pDTEST_COMMAND ((uint32_t volatile *)DTEST_COMMAND) /* Data Test Command Register */
  127. #define bfin_read_DTEST_COMMAND() bfin_read32(DTEST_COMMAND)
  128. #define bfin_write_DTEST_COMMAND(val) bfin_write32(DTEST_COMMAND, val)
  129. #define pDTEST_DATA0 ((uint32_t volatile *)DTEST_DATA0) /* Data Test Data Register */
  130. #define bfin_read_DTEST_DATA0() bfin_read32(DTEST_DATA0)
  131. #define bfin_write_DTEST_DATA0(val) bfin_write32(DTEST_DATA0, val)
  132. #define pDTEST_DATA1 ((uint32_t volatile *)DTEST_DATA1) /* Data Test Data Register */
  133. #define bfin_read_DTEST_DATA1() bfin_read32(DTEST_DATA1)
  134. #define bfin_write_DTEST_DATA1(val) bfin_write32(DTEST_DATA1, val)
  135. #define pIMEM_CONTROL ((uint32_t volatile *)IMEM_CONTROL) /* Instruction Memory Control */
  136. #define bfin_read_IMEM_CONTROL() bfin_read32(IMEM_CONTROL)
  137. #define bfin_write_IMEM_CONTROL(val) bfin_write32(IMEM_CONTROL, val)
  138. #define pICPLB_STATUS ((uint32_t volatile *)ICPLB_STATUS) /* Instruction Cache Programmable Look-Aside Buffer Status */
  139. #define bfin_read_ICPLB_STATUS() bfin_read32(ICPLB_STATUS)
  140. #define bfin_write_ICPLB_STATUS(val) bfin_write32(ICPLB_STATUS, val)
  141. #define pICPLB_FAULT_ADDR ((void * volatile *)ICPLB_FAULT_ADDR) /* Instruction Cache Programmable Look-Aside Buffer Fault Address */
  142. #define bfin_read_ICPLB_FAULT_ADDR() bfin_readPTR(ICPLB_FAULT_ADDR)
  143. #define bfin_write_ICPLB_FAULT_ADDR(val) bfin_writePTR(ICPLB_FAULT_ADDR, val)
  144. #define pICPLB_ADDR0 ((void * volatile *)ICPLB_ADDR0) /* Instruction Cacheability Protection Lookaside Buffer 0 */
  145. #define bfin_read_ICPLB_ADDR0() bfin_readPTR(ICPLB_ADDR0)
  146. #define bfin_write_ICPLB_ADDR0(val) bfin_writePTR(ICPLB_ADDR0, val)
  147. #define pICPLB_ADDR1 ((void * volatile *)ICPLB_ADDR1) /* Instruction Cacheability Protection Lookaside Buffer 1 */
  148. #define bfin_read_ICPLB_ADDR1() bfin_readPTR(ICPLB_ADDR1)
  149. #define bfin_write_ICPLB_ADDR1(val) bfin_writePTR(ICPLB_ADDR1, val)
  150. #define pICPLB_ADDR2 ((void * volatile *)ICPLB_ADDR2) /* Instruction Cacheability Protection Lookaside Buffer 2 */
  151. #define bfin_read_ICPLB_ADDR2() bfin_readPTR(ICPLB_ADDR2)
  152. #define bfin_write_ICPLB_ADDR2(val) bfin_writePTR(ICPLB_ADDR2, val)
  153. #define pICPLB_ADDR3 ((void * volatile *)ICPLB_ADDR3) /* Instruction Cacheability Protection Lookaside Buffer 3 */
  154. #define bfin_read_ICPLB_ADDR3() bfin_readPTR(ICPLB_ADDR3)
  155. #define bfin_write_ICPLB_ADDR3(val) bfin_writePTR(ICPLB_ADDR3, val)
  156. #define pICPLB_ADDR4 ((void * volatile *)ICPLB_ADDR4) /* Instruction Cacheability Protection Lookaside Buffer 4 */
  157. #define bfin_read_ICPLB_ADDR4() bfin_readPTR(ICPLB_ADDR4)
  158. #define bfin_write_ICPLB_ADDR4(val) bfin_writePTR(ICPLB_ADDR4, val)
  159. #define pICPLB_ADDR5 ((void * volatile *)ICPLB_ADDR5) /* Instruction Cacheability Protection Lookaside Buffer 5 */
  160. #define bfin_read_ICPLB_ADDR5() bfin_readPTR(ICPLB_ADDR5)
  161. #define bfin_write_ICPLB_ADDR5(val) bfin_writePTR(ICPLB_ADDR5, val)
  162. #define pICPLB_ADDR6 ((void * volatile *)ICPLB_ADDR6) /* Instruction Cacheability Protection Lookaside Buffer 6 */
  163. #define bfin_read_ICPLB_ADDR6() bfin_readPTR(ICPLB_ADDR6)
  164. #define bfin_write_ICPLB_ADDR6(val) bfin_writePTR(ICPLB_ADDR6, val)
  165. #define pICPLB_ADDR7 ((void * volatile *)ICPLB_ADDR7) /* Instruction Cacheability Protection Lookaside Buffer 7 */
  166. #define bfin_read_ICPLB_ADDR7() bfin_readPTR(ICPLB_ADDR7)
  167. #define bfin_write_ICPLB_ADDR7(val) bfin_writePTR(ICPLB_ADDR7, val)
  168. #define pICPLB_ADDR8 ((void * volatile *)ICPLB_ADDR8) /* Instruction Cacheability Protection Lookaside Buffer 8 */
  169. #define bfin_read_ICPLB_ADDR8() bfin_readPTR(ICPLB_ADDR8)
  170. #define bfin_write_ICPLB_ADDR8(val) bfin_writePTR(ICPLB_ADDR8, val)
  171. #define pICPLB_ADDR9 ((void * volatile *)ICPLB_ADDR9) /* Instruction Cacheability Protection Lookaside Buffer 9 */
  172. #define bfin_read_ICPLB_ADDR9() bfin_readPTR(ICPLB_ADDR9)
  173. #define bfin_write_ICPLB_ADDR9(val) bfin_writePTR(ICPLB_ADDR9, val)
  174. #define pICPLB_ADDR10 ((void * volatile *)ICPLB_ADDR10) /* Instruction Cacheability Protection Lookaside Buffer 10 */
  175. #define bfin_read_ICPLB_ADDR10() bfin_readPTR(ICPLB_ADDR10)
  176. #define bfin_write_ICPLB_ADDR10(val) bfin_writePTR(ICPLB_ADDR10, val)
  177. #define pICPLB_ADDR11 ((void * volatile *)ICPLB_ADDR11) /* Instruction Cacheability Protection Lookaside Buffer 11 */
  178. #define bfin_read_ICPLB_ADDR11() bfin_readPTR(ICPLB_ADDR11)
  179. #define bfin_write_ICPLB_ADDR11(val) bfin_writePTR(ICPLB_ADDR11, val)
  180. #define pICPLB_ADDR12 ((void * volatile *)ICPLB_ADDR12) /* Instruction Cacheability Protection Lookaside Buffer 12 */
  181. #define bfin_read_ICPLB_ADDR12() bfin_readPTR(ICPLB_ADDR12)
  182. #define bfin_write_ICPLB_ADDR12(val) bfin_writePTR(ICPLB_ADDR12, val)
  183. #define pICPLB_ADDR13 ((void * volatile *)ICPLB_ADDR13) /* Instruction Cacheability Protection Lookaside Buffer 13 */
  184. #define bfin_read_ICPLB_ADDR13() bfin_readPTR(ICPLB_ADDR13)
  185. #define bfin_write_ICPLB_ADDR13(val) bfin_writePTR(ICPLB_ADDR13, val)
  186. #define pICPLB_ADDR14 ((void * volatile *)ICPLB_ADDR14) /* Instruction Cacheability Protection Lookaside Buffer 14 */
  187. #define bfin_read_ICPLB_ADDR14() bfin_readPTR(ICPLB_ADDR14)
  188. #define bfin_write_ICPLB_ADDR14(val) bfin_writePTR(ICPLB_ADDR14, val)
  189. #define pICPLB_ADDR15 ((void * volatile *)ICPLB_ADDR15) /* Instruction Cacheability Protection Lookaside Buffer 15 */
  190. #define bfin_read_ICPLB_ADDR15() bfin_readPTR(ICPLB_ADDR15)
  191. #define bfin_write_ICPLB_ADDR15(val) bfin_writePTR(ICPLB_ADDR15, val)
  192. #define pICPLB_DATA0 ((uint32_t volatile *)ICPLB_DATA0) /* Instruction Cache 0 Status */
  193. #define bfin_read_ICPLB_DATA0() bfin_read32(ICPLB_DATA0)
  194. #define bfin_write_ICPLB_DATA0(val) bfin_write32(ICPLB_DATA0, val)
  195. #define pICPLB_DATA1 ((uint32_t volatile *)ICPLB_DATA1) /* Instruction Cache 1 Status */
  196. #define bfin_read_ICPLB_DATA1() bfin_read32(ICPLB_DATA1)
  197. #define bfin_write_ICPLB_DATA1(val) bfin_write32(ICPLB_DATA1, val)
  198. #define pICPLB_DATA2 ((uint32_t volatile *)ICPLB_DATA2) /* Instruction Cache 2 Status */
  199. #define bfin_read_ICPLB_DATA2() bfin_read32(ICPLB_DATA2)
  200. #define bfin_write_ICPLB_DATA2(val) bfin_write32(ICPLB_DATA2, val)
  201. #define pICPLB_DATA3 ((uint32_t volatile *)ICPLB_DATA3) /* Instruction Cache 3 Status */
  202. #define bfin_read_ICPLB_DATA3() bfin_read32(ICPLB_DATA3)
  203. #define bfin_write_ICPLB_DATA3(val) bfin_write32(ICPLB_DATA3, val)
  204. #define pICPLB_DATA4 ((uint32_t volatile *)ICPLB_DATA4) /* Instruction Cache 4 Status */
  205. #define bfin_read_ICPLB_DATA4() bfin_read32(ICPLB_DATA4)
  206. #define bfin_write_ICPLB_DATA4(val) bfin_write32(ICPLB_DATA4, val)
  207. #define pICPLB_DATA5 ((uint32_t volatile *)ICPLB_DATA5) /* Instruction Cache 5 Status */
  208. #define bfin_read_ICPLB_DATA5() bfin_read32(ICPLB_DATA5)
  209. #define bfin_write_ICPLB_DATA5(val) bfin_write32(ICPLB_DATA5, val)
  210. #define pICPLB_DATA6 ((uint32_t volatile *)ICPLB_DATA6) /* Instruction Cache 6 Status */
  211. #define bfin_read_ICPLB_DATA6() bfin_read32(ICPLB_DATA6)
  212. #define bfin_write_ICPLB_DATA6(val) bfin_write32(ICPLB_DATA6, val)
  213. #define pICPLB_DATA7 ((uint32_t volatile *)ICPLB_DATA7) /* Instruction Cache 7 Status */
  214. #define bfin_read_ICPLB_DATA7() bfin_read32(ICPLB_DATA7)
  215. #define bfin_write_ICPLB_DATA7(val) bfin_write32(ICPLB_DATA7, val)
  216. #define pICPLB_DATA8 ((uint32_t volatile *)ICPLB_DATA8) /* Instruction Cache 8 Status */
  217. #define bfin_read_ICPLB_DATA8() bfin_read32(ICPLB_DATA8)
  218. #define bfin_write_ICPLB_DATA8(val) bfin_write32(ICPLB_DATA8, val)
  219. #define pICPLB_DATA9 ((uint32_t volatile *)ICPLB_DATA9) /* Instruction Cache 9 Status */
  220. #define bfin_read_ICPLB_DATA9() bfin_read32(ICPLB_DATA9)
  221. #define bfin_write_ICPLB_DATA9(val) bfin_write32(ICPLB_DATA9, val)
  222. #define pICPLB_DATA10 ((uint32_t volatile *)ICPLB_DATA10) /* Instruction Cache 10 Status */
  223. #define bfin_read_ICPLB_DATA10() bfin_read32(ICPLB_DATA10)
  224. #define bfin_write_ICPLB_DATA10(val) bfin_write32(ICPLB_DATA10, val)
  225. #define pICPLB_DATA11 ((uint32_t volatile *)ICPLB_DATA11) /* Instruction Cache 11 Status */
  226. #define bfin_read_ICPLB_DATA11() bfin_read32(ICPLB_DATA11)
  227. #define bfin_write_ICPLB_DATA11(val) bfin_write32(ICPLB_DATA11, val)
  228. #define pICPLB_DATA12 ((uint32_t volatile *)ICPLB_DATA12) /* Instruction Cache 12 Status */
  229. #define bfin_read_ICPLB_DATA12() bfin_read32(ICPLB_DATA12)
  230. #define bfin_write_ICPLB_DATA12(val) bfin_write32(ICPLB_DATA12, val)
  231. #define pICPLB_DATA13 ((uint32_t volatile *)ICPLB_DATA13) /* Instruction Cache 13 Status */
  232. #define bfin_read_ICPLB_DATA13() bfin_read32(ICPLB_DATA13)
  233. #define bfin_write_ICPLB_DATA13(val) bfin_write32(ICPLB_DATA13, val)
  234. #define pICPLB_DATA14 ((uint32_t volatile *)ICPLB_DATA14) /* Instruction Cache 14 Status */
  235. #define bfin_read_ICPLB_DATA14() bfin_read32(ICPLB_DATA14)
  236. #define bfin_write_ICPLB_DATA14(val) bfin_write32(ICPLB_DATA14, val)
  237. #define pICPLB_DATA15 ((uint32_t volatile *)ICPLB_DATA15) /* Instruction Cache 15 Status */
  238. #define bfin_read_ICPLB_DATA15() bfin_read32(ICPLB_DATA15)
  239. #define bfin_write_ICPLB_DATA15(val) bfin_write32(ICPLB_DATA15, val)
  240. #define pITEST_COMMAND ((uint32_t volatile *)ITEST_COMMAND) /* Instruction Test Command Register */
  241. #define bfin_read_ITEST_COMMAND() bfin_read32(ITEST_COMMAND)
  242. #define bfin_write_ITEST_COMMAND(val) bfin_write32(ITEST_COMMAND, val)
  243. #define pITEST_DATA0 ((uint32_t volatile *)ITEST_DATA0) /* Instruction Test Data Register */
  244. #define bfin_read_ITEST_DATA0() bfin_read32(ITEST_DATA0)
  245. #define bfin_write_ITEST_DATA0(val) bfin_write32(ITEST_DATA0, val)
  246. #define pITEST_DATA1 ((uint32_t volatile *)ITEST_DATA1) /* Instruction Test Data Register */
  247. #define bfin_read_ITEST_DATA1() bfin_read32(ITEST_DATA1)
  248. #define bfin_write_ITEST_DATA1(val) bfin_write32(ITEST_DATA1, val)
  249. #define pEVT0 ((void * volatile *)EVT0) /* Event Vector 0 ESR Address */
  250. #define bfin_read_EVT0() bfin_readPTR(EVT0)
  251. #define bfin_write_EVT0(val) bfin_writePTR(EVT0, val)
  252. #define pEVT1 ((void * volatile *)EVT1) /* Event Vector 1 ESR Address */
  253. #define bfin_read_EVT1() bfin_readPTR(EVT1)
  254. #define bfin_write_EVT1(val) bfin_writePTR(EVT1, val)
  255. #define pEVT2 ((void * volatile *)EVT2) /* Event Vector 2 ESR Address */
  256. #define bfin_read_EVT2() bfin_readPTR(EVT2)
  257. #define bfin_write_EVT2(val) bfin_writePTR(EVT2, val)
  258. #define pEVT3 ((void * volatile *)EVT3) /* Event Vector 3 ESR Address */
  259. #define bfin_read_EVT3() bfin_readPTR(EVT3)
  260. #define bfin_write_EVT3(val) bfin_writePTR(EVT3, val)
  261. #define pEVT4 ((void * volatile *)EVT4) /* Event Vector 4 ESR Address */
  262. #define bfin_read_EVT4() bfin_readPTR(EVT4)
  263. #define bfin_write_EVT4(val) bfin_writePTR(EVT4, val)
  264. #define pEVT5 ((void * volatile *)EVT5) /* Event Vector 5 ESR Address */
  265. #define bfin_read_EVT5() bfin_readPTR(EVT5)
  266. #define bfin_write_EVT5(val) bfin_writePTR(EVT5, val)
  267. #define pEVT6 ((void * volatile *)EVT6) /* Event Vector 6 ESR Address */
  268. #define bfin_read_EVT6() bfin_readPTR(EVT6)
  269. #define bfin_write_EVT6(val) bfin_writePTR(EVT6, val)
  270. #define pEVT7 ((void * volatile *)EVT7) /* Event Vector 7 ESR Address */
  271. #define bfin_read_EVT7() bfin_readPTR(EVT7)
  272. #define bfin_write_EVT7(val) bfin_writePTR(EVT7, val)
  273. #define pEVT8 ((void * volatile *)EVT8) /* Event Vector 8 ESR Address */
  274. #define bfin_read_EVT8() bfin_readPTR(EVT8)
  275. #define bfin_write_EVT8(val) bfin_writePTR(EVT8, val)
  276. #define pEVT9 ((void * volatile *)EVT9) /* Event Vector 9 ESR Address */
  277. #define bfin_read_EVT9() bfin_readPTR(EVT9)
  278. #define bfin_write_EVT9(val) bfin_writePTR(EVT9, val)
  279. #define pEVT10 ((void * volatile *)EVT10) /* Event Vector 10 ESR Address */
  280. #define bfin_read_EVT10() bfin_readPTR(EVT10)
  281. #define bfin_write_EVT10(val) bfin_writePTR(EVT10, val)
  282. #define pEVT11 ((void * volatile *)EVT11) /* Event Vector 11 ESR Address */
  283. #define bfin_read_EVT11() bfin_readPTR(EVT11)
  284. #define bfin_write_EVT11(val) bfin_writePTR(EVT11, val)
  285. #define pEVT12 ((void * volatile *)EVT12) /* Event Vector 12 ESR Address */
  286. #define bfin_read_EVT12() bfin_readPTR(EVT12)
  287. #define bfin_write_EVT12(val) bfin_writePTR(EVT12, val)
  288. #define pEVT13 ((void * volatile *)EVT13) /* Event Vector 13 ESR Address */
  289. #define bfin_read_EVT13() bfin_readPTR(EVT13)
  290. #define bfin_write_EVT13(val) bfin_writePTR(EVT13, val)
  291. #define pEVT14 ((void * volatile *)EVT14) /* Event Vector 14 ESR Address */
  292. #define bfin_read_EVT14() bfin_readPTR(EVT14)
  293. #define bfin_write_EVT14(val) bfin_writePTR(EVT14, val)
  294. #define pEVT15 ((void * volatile *)EVT15) /* Event Vector 15 ESR Address */
  295. #define bfin_read_EVT15() bfin_readPTR(EVT15)
  296. #define bfin_write_EVT15(val) bfin_writePTR(EVT15, val)
  297. #define pILAT ((uint32_t volatile *)ILAT) /* Interrupt Latch Register */
  298. #define bfin_read_ILAT() bfin_read32(ILAT)
  299. #define bfin_write_ILAT(val) bfin_write32(ILAT, val)
  300. #define pIMASK ((uint32_t volatile *)IMASK) /* Interrupt Mask Register */
  301. #define bfin_read_IMASK() bfin_read32(IMASK)
  302. #define bfin_write_IMASK(val) bfin_write32(IMASK, val)
  303. #define pIPEND ((uint32_t volatile *)IPEND) /* Interrupt Pending Register */
  304. #define bfin_read_IPEND() bfin_read32(IPEND)
  305. #define bfin_write_IPEND(val) bfin_write32(IPEND, val)
  306. #define pIPRIO ((uint32_t volatile *)IPRIO) /* Interrupt Priority Register */
  307. #define bfin_read_IPRIO() bfin_read32(IPRIO)
  308. #define bfin_write_IPRIO(val) bfin_write32(IPRIO, val)
  309. #define pTBUFCTL ((uint32_t volatile *)TBUFCTL) /* Trace Buffer Control Register */
  310. #define bfin_read_TBUFCTL() bfin_read32(TBUFCTL)
  311. #define bfin_write_TBUFCTL(val) bfin_write32(TBUFCTL, val)
  312. #define pTBUFSTAT ((uint32_t volatile *)TBUFSTAT) /* Trace Buffer Status Register */
  313. #define bfin_read_TBUFSTAT() bfin_read32(TBUFSTAT)
  314. #define bfin_write_TBUFSTAT(val) bfin_write32(TBUFSTAT, val)
  315. #define pTBUF ((void * volatile *)TBUF) /* Trace Buffer */
  316. #define bfin_read_TBUF() bfin_readPTR(TBUF)
  317. #define bfin_write_TBUF(val) bfin_writePTR(TBUF, val)
  318. #endif /* __BFIN_CDEF_ADSP_BF541_proc__ */