4xx_enet.c 60 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086
  1. /*-----------------------------------------------------------------------------+
  2. *
  3. * This source code has been made available to you by IBM on an AS-IS
  4. * basis. Anyone receiving this source is licensed under IBM
  5. * copyrights to use it in any way he or she deems fit, including
  6. * copying it, modifying it, compiling it, and redistributing it either
  7. * with or without modifications. No license under IBM patents or
  8. * patent applications is to be implied by the copyright license.
  9. *
  10. * Any user of this software should understand that IBM cannot provide
  11. * technical support for this software and will not be responsible for
  12. * any consequences resulting from the use of this software.
  13. *
  14. * Any person who transfers this source code or any derivative work
  15. * must include the IBM copyright notice, this paragraph, and the
  16. * preceding two paragraphs in the transferred software.
  17. *
  18. * COPYRIGHT I B M CORPORATION 1995
  19. * LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. *-----------------------------------------------------------------------------*/
  21. /*-----------------------------------------------------------------------------+
  22. *
  23. * File Name: enetemac.c
  24. *
  25. * Function: Device driver for the ethernet EMAC3 macro on the 405GP.
  26. *
  27. * Author: Mark Wisner
  28. *
  29. * Change Activity-
  30. *
  31. * Date Description of Change BY
  32. * --------- --------------------- ---
  33. * 05-May-99 Created MKW
  34. * 27-Jun-99 Clean up JWB
  35. * 16-Jul-99 Added MAL error recovery and better IP packet handling MKW
  36. * 29-Jul-99 Added Full duplex support MKW
  37. * 06-Aug-99 Changed names for Mal CR reg MKW
  38. * 23-Aug-99 Turned off SYE when running at 10Mbs MKW
  39. * 24-Aug-99 Marked descriptor empty after call_xlc MKW
  40. * 07-Sep-99 Set MAL RX buffer size reg to ENET_MAX_MTU_ALIGNED / 16 MCG
  41. * to avoid chaining maximum sized packets. Push starting
  42. * RX descriptor address up to the next cache line boundary.
  43. * 16-Jan-00 Added support for booting with IP of 0x0 MKW
  44. * 15-Mar-00 Updated enetInit() to enable broadcast addresses in the
  45. * EMAC_RXM register. JWB
  46. * 12-Mar-01 anne-sophie.harnois@nextream.fr
  47. * - Variables are compatible with those already defined in
  48. * include/net.h
  49. * - Receive buffer descriptor ring is used to send buffers
  50. * to the user
  51. * - Info print about send/received/handled packet number if
  52. * INFO_405_ENET is set
  53. * 17-Apr-01 stefan.roese@esd-electronics.com
  54. * - MAL reset in "eth_halt" included
  55. * - Enet speed and duplex output now in one line
  56. * 08-May-01 stefan.roese@esd-electronics.com
  57. * - MAL error handling added (eth_init called again)
  58. * 13-Nov-01 stefan.roese@esd-electronics.com
  59. * - Set IST bit in EMAC_M1 reg upon 100MBit or full duplex
  60. * 04-Jan-02 stefan.roese@esd-electronics.com
  61. * - Wait for PHY auto negotiation to complete added
  62. * 06-Feb-02 stefan.roese@esd-electronics.com
  63. * - Bug fixed in waiting for auto negotiation to complete
  64. * 26-Feb-02 stefan.roese@esd-electronics.com
  65. * - rx and tx buffer descriptors now allocated (no fixed address
  66. * used anymore)
  67. * 17-Jun-02 stefan.roese@esd-electronics.com
  68. * - MAL error debug printf 'M' removed (rx de interrupt may
  69. * occur upon many incoming packets with only 4 rx buffers).
  70. *-----------------------------------------------------------------------------*
  71. * 17-Nov-03 travis.sawyer@sandburst.com
  72. * - ported from 405gp_enet.c to utilized upto 4 EMAC ports
  73. * in the 440GX. This port should work with the 440GP
  74. * (2 EMACs) also
  75. * 15-Aug-05 sr@denx.de
  76. * - merged 405gp_enet.c and 440gx_enet.c to generic 4xx_enet.c
  77. now handling all 4xx cpu's.
  78. *-----------------------------------------------------------------------------*/
  79. #include <config.h>
  80. #include <common.h>
  81. #include <net.h>
  82. #include <asm/processor.h>
  83. #include <asm/io.h>
  84. #include <asm/cache.h>
  85. #include <asm/mmu.h>
  86. #include <commproc.h>
  87. #include <ppc4xx.h>
  88. #include <ppc4xx_enet.h>
  89. #include <405_mal.h>
  90. #include <miiphy.h>
  91. #include <malloc.h>
  92. #include <asm/ppc4xx-intvec.h>
  93. /*
  94. * Only compile for platform with AMCC EMAC ethernet controller and
  95. * network support enabled.
  96. * Remark: CONFIG_405 describes Xilinx PPC405 FPGA without EMAC controller!
  97. */
  98. #if defined(CONFIG_CMD_NET) && !defined(CONFIG_405) && !defined(CONFIG_IOP480)
  99. #if !(defined(CONFIG_MII) || defined(CONFIG_CMD_MII))
  100. #error "CONFIG_MII has to be defined!"
  101. #endif
  102. #if defined(CONFIG_NETCONSOLE) && !defined(CONFIG_NET_MULTI)
  103. #error "CONFIG_NET_MULTI has to be defined for NetConsole"
  104. #endif
  105. #define EMAC_RESET_TIMEOUT 1000 /* 1000 ms reset timeout */
  106. #define PHY_AUTONEGOTIATE_TIMEOUT 5000 /* 5000 ms autonegotiate timeout */
  107. /* Ethernet Transmit and Receive Buffers */
  108. /* AS.HARNOIS
  109. * In the same way ENET_MAX_MTU and ENET_MAX_MTU_ALIGNED are set from
  110. * PKTSIZE and PKTSIZE_ALIGN (include/net.h)
  111. */
  112. #define ENET_MAX_MTU PKTSIZE
  113. #define ENET_MAX_MTU_ALIGNED PKTSIZE_ALIGN
  114. /*-----------------------------------------------------------------------------+
  115. * Defines for MAL/EMAC interrupt conditions as reported in the UIC (Universal
  116. * Interrupt Controller).
  117. *-----------------------------------------------------------------------------*/
  118. #define MAL_UIC_ERR ( UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE)
  119. #define MAL_UIC_DEF (UIC_MAL_RXEOB | MAL_UIC_ERR)
  120. #define EMAC_UIC_DEF UIC_ENET
  121. #define EMAC_UIC_DEF1 UIC_ENET1
  122. #define SEL_UIC_DEF(p) (p ? UIC_ENET1 : UIC_ENET )
  123. #undef INFO_4XX_ENET
  124. #define BI_PHYMODE_NONE 0
  125. #define BI_PHYMODE_ZMII 1
  126. #define BI_PHYMODE_RGMII 2
  127. #define BI_PHYMODE_GMII 3
  128. #define BI_PHYMODE_RTBI 4
  129. #define BI_PHYMODE_TBI 5
  130. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  131. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  132. defined(CONFIG_405EX)
  133. #define BI_PHYMODE_SMII 6
  134. #define BI_PHYMODE_MII 7
  135. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  136. #define BI_PHYMODE_RMII 8
  137. #endif
  138. #endif
  139. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  140. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  141. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  142. defined(CONFIG_405EX)
  143. #define SDR0_MFR_ETH_CLK_SEL_V(n) ((0x01<<27) / (n+1))
  144. #endif
  145. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  146. #define SDR0_ETH_CFG_CLK_SEL_V(n) (0x01 << (8 + n))
  147. #endif
  148. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  149. #define MAL_RX_CHAN_MUL 8 /* 460EX/GT uses MAL channel 8 for EMAC1 */
  150. #else
  151. #define MAL_RX_CHAN_MUL 1
  152. #endif
  153. /*-----------------------------------------------------------------------------+
  154. * Global variables. TX and RX descriptors and buffers.
  155. *-----------------------------------------------------------------------------*/
  156. /* IER globals */
  157. static uint32_t mal_ier;
  158. #if !defined(CONFIG_NET_MULTI)
  159. struct eth_device *emac0_dev = NULL;
  160. #endif
  161. /*
  162. * Get count of EMAC devices (doesn't have to be the max. possible number
  163. * supported by the cpu)
  164. *
  165. * CONFIG_BOARD_EMAC_COUNT added so now a "dynamic" way to configure the
  166. * EMAC count is possible. As it is needed for the Kilauea/Haleakala
  167. * 405EX/405EXr eval board, using the same binary.
  168. */
  169. #if defined(CONFIG_BOARD_EMAC_COUNT)
  170. #define LAST_EMAC_NUM board_emac_count()
  171. #else /* CONFIG_BOARD_EMAC_COUNT */
  172. #if defined(CONFIG_HAS_ETH3)
  173. #define LAST_EMAC_NUM 4
  174. #elif defined(CONFIG_HAS_ETH2)
  175. #define LAST_EMAC_NUM 3
  176. #elif defined(CONFIG_HAS_ETH1)
  177. #define LAST_EMAC_NUM 2
  178. #else
  179. #define LAST_EMAC_NUM 1
  180. #endif
  181. #endif /* CONFIG_BOARD_EMAC_COUNT */
  182. /* normal boards start with EMAC0 */
  183. #if !defined(CONFIG_EMAC_NR_START)
  184. #define CONFIG_EMAC_NR_START 0
  185. #endif
  186. #if defined(CONFIG_405EX) || defined(CONFIG_440EPX)
  187. #define ETH_IRQ_NUM(dev) (VECNUM_ETH0 + ((dev)))
  188. #else
  189. #define ETH_IRQ_NUM(dev) (VECNUM_ETH0 + ((dev) * 2))
  190. #endif
  191. #define MAL_RX_DESC_SIZE 2048
  192. #define MAL_TX_DESC_SIZE 2048
  193. #define MAL_ALLOC_SIZE (MAL_TX_DESC_SIZE + MAL_RX_DESC_SIZE)
  194. /*-----------------------------------------------------------------------------+
  195. * Prototypes and externals.
  196. *-----------------------------------------------------------------------------*/
  197. static void enet_rcv (struct eth_device *dev, unsigned long malisr);
  198. int enetInt (struct eth_device *dev);
  199. static void mal_err (struct eth_device *dev, unsigned long isr,
  200. unsigned long uic, unsigned long maldef,
  201. unsigned long mal_errr);
  202. static void emac_err (struct eth_device *dev, unsigned long isr);
  203. extern int phy_setup_aneg (char *devname, unsigned char addr);
  204. extern int emac4xx_miiphy_read (char *devname, unsigned char addr,
  205. unsigned char reg, unsigned short *value);
  206. extern int emac4xx_miiphy_write (char *devname, unsigned char addr,
  207. unsigned char reg, unsigned short value);
  208. int board_emac_count(void);
  209. static void emac_loopback_enable(EMAC_4XX_HW_PST hw_p)
  210. {
  211. #if defined(CONFIG_440SPE) || \
  212. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  213. defined(CONFIG_405EX)
  214. u32 val;
  215. mfsdr(sdr_mfr, val);
  216. val |= SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  217. mtsdr(sdr_mfr, val);
  218. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  219. u32 val;
  220. mfsdr(SDR0_ETH_CFG, val);
  221. val |= SDR0_ETH_CFG_CLK_SEL_V(hw_p->devnum);
  222. mtsdr(SDR0_ETH_CFG, val);
  223. #endif
  224. }
  225. static void emac_loopback_disable(EMAC_4XX_HW_PST hw_p)
  226. {
  227. #if defined(CONFIG_440SPE) || \
  228. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  229. defined(CONFIG_405EX)
  230. u32 val;
  231. mfsdr(sdr_mfr, val);
  232. val &= ~SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  233. mtsdr(sdr_mfr, val);
  234. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  235. u32 val;
  236. mfsdr(SDR0_ETH_CFG, val);
  237. val &= ~SDR0_ETH_CFG_CLK_SEL_V(hw_p->devnum);
  238. mtsdr(SDR0_ETH_CFG, val);
  239. #endif
  240. }
  241. /*-----------------------------------------------------------------------------+
  242. | ppc_4xx_eth_halt
  243. | Disable MAL channel, and EMACn
  244. +-----------------------------------------------------------------------------*/
  245. static void ppc_4xx_eth_halt (struct eth_device *dev)
  246. {
  247. EMAC_4XX_HW_PST hw_p = dev->priv;
  248. uint32_t failsafe = 10000;
  249. u32 eth_cfg = 0;
  250. out_be32((void *)EMAC_IER + hw_p->hw_addr, 0x00000000); /* disable emac interrupts */
  251. /* 1st reset MAL channel */
  252. /* Note: writing a 0 to a channel has no effect */
  253. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  254. mtdcr (maltxcarr, (MAL_CR_MMSR >> (hw_p->devnum * 2)));
  255. #else
  256. mtdcr (maltxcarr, (MAL_CR_MMSR >> hw_p->devnum));
  257. #endif
  258. mtdcr (malrxcarr, (MAL_CR_MMSR >> hw_p->devnum));
  259. /* wait for reset */
  260. while (mfdcr (malrxcasr) & (MAL_CR_MMSR >> hw_p->devnum)) {
  261. udelay (1000); /* Delay 1 MS so as not to hammer the register */
  262. failsafe--;
  263. if (failsafe == 0)
  264. break;
  265. }
  266. /* provide clocks for EMAC internal loopback */
  267. emac_loopback_enable(hw_p);
  268. /* EMAC RESET */
  269. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
  270. /* remove clocks for EMAC internal loopback */
  271. emac_loopback_disable(hw_p);
  272. #ifndef CONFIG_NETCONSOLE
  273. hw_p->print_speed = 1; /* print speed message again next time */
  274. #endif
  275. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  276. /* don't bypass the TAHOE0/TAHOE1 cores for Linux */
  277. mfsdr(SDR0_ETH_CFG, eth_cfg);
  278. eth_cfg &= ~(SDR0_ETH_CFG_TAHOE0_BYPASS | SDR0_ETH_CFG_TAHOE1_BYPASS);
  279. mtsdr(SDR0_ETH_CFG, eth_cfg);
  280. #endif
  281. return;
  282. }
  283. #if defined (CONFIG_440GX)
  284. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  285. {
  286. unsigned long pfc1;
  287. unsigned long zmiifer;
  288. unsigned long rmiifer;
  289. mfsdr(sdr_pfc1, pfc1);
  290. pfc1 = SDR0_PFC1_EPS_DECODE(pfc1);
  291. zmiifer = 0;
  292. rmiifer = 0;
  293. switch (pfc1) {
  294. case 1:
  295. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  296. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  297. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  298. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  299. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  300. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  301. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  302. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  303. break;
  304. case 2:
  305. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  306. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  307. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  308. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  309. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  310. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  311. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  312. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  313. break;
  314. case 3:
  315. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  316. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  317. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  318. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  319. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  320. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  321. break;
  322. case 4:
  323. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  324. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  325. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (2);
  326. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (3);
  327. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  328. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  329. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  330. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  331. break;
  332. case 5:
  333. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  334. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  335. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (2);
  336. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  337. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  338. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  339. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  340. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  341. break;
  342. case 6:
  343. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  344. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  345. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  346. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  347. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  348. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  349. break;
  350. case 0:
  351. default:
  352. zmiifer = ZMII_FER_MII << ZMII_FER_V(devnum);
  353. rmiifer = 0x0;
  354. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  355. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  356. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  357. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  358. break;
  359. }
  360. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  361. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  362. out_be32((void *)ZMII_FER, zmiifer);
  363. out_be32((void *)RGMII_FER, rmiifer);
  364. return ((int)pfc1);
  365. }
  366. #endif /* CONFIG_440_GX */
  367. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  368. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  369. {
  370. unsigned long zmiifer=0x0;
  371. unsigned long pfc1;
  372. mfsdr(sdr_pfc1, pfc1);
  373. pfc1 &= SDR0_PFC1_SELECT_MASK;
  374. switch (pfc1) {
  375. case SDR0_PFC1_SELECT_CONFIG_2:
  376. /* 1 x GMII port */
  377. out_be32((void *)ZMII_FER, 0x00);
  378. out_be32((void *)RGMII_FER, 0x00000037);
  379. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  380. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  381. break;
  382. case SDR0_PFC1_SELECT_CONFIG_4:
  383. /* 2 x RGMII ports */
  384. out_be32((void *)ZMII_FER, 0x00);
  385. out_be32((void *)RGMII_FER, 0x00000055);
  386. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  387. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  388. break;
  389. case SDR0_PFC1_SELECT_CONFIG_6:
  390. /* 2 x SMII ports */
  391. out_be32((void *)ZMII_FER,
  392. ((ZMII_FER_SMII) << ZMII_FER_V(0)) |
  393. ((ZMII_FER_SMII) << ZMII_FER_V(1)));
  394. out_be32((void *)RGMII_FER, 0x00000000);
  395. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  396. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  397. break;
  398. case SDR0_PFC1_SELECT_CONFIG_1_2:
  399. /* only 1 x MII supported */
  400. out_be32((void *)ZMII_FER, (ZMII_FER_MII) << ZMII_FER_V(0));
  401. out_be32((void *)RGMII_FER, 0x00000000);
  402. bis->bi_phymode[0] = BI_PHYMODE_MII;
  403. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  404. break;
  405. default:
  406. break;
  407. }
  408. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  409. zmiifer = in_be32((void *)ZMII_FER);
  410. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  411. out_be32((void *)ZMII_FER, zmiifer);
  412. return ((int)0x0);
  413. }
  414. #endif /* CONFIG_440EPX */
  415. #if defined(CONFIG_405EX)
  416. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  417. {
  418. u32 gmiifer = 0;
  419. /*
  420. * Right now only 2*RGMII is supported. Please extend when needed.
  421. * sr - 2007-09-19
  422. */
  423. switch (1) {
  424. case 1:
  425. /* 2 x RGMII ports */
  426. out_be32((void *)RGMII_FER, 0x00000055);
  427. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  428. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  429. break;
  430. case 2:
  431. /* 2 x SMII ports */
  432. break;
  433. default:
  434. break;
  435. }
  436. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  437. gmiifer = in_be32((void *)RGMII_FER);
  438. gmiifer |= (1 << (19-devnum));
  439. out_be32((void *)RGMII_FER, gmiifer);
  440. return ((int)0x0);
  441. }
  442. #endif /* CONFIG_405EX */
  443. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  444. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  445. {
  446. u32 eth_cfg;
  447. u32 zmiifer; /* ZMII0_FER reg. */
  448. u32 rmiifer; /* RGMII0_FER reg. Bridge 0 */
  449. u32 rmiifer1; /* RGMII0_FER reg. Bridge 1 */
  450. int mode;
  451. zmiifer = 0;
  452. rmiifer = 0;
  453. rmiifer1 = 0;
  454. #if defined(CONFIG_460EX)
  455. mode = 9;
  456. #else
  457. mode = 10;
  458. #endif
  459. /* TODO:
  460. * NOTE: 460GT has 2 RGMII bridge cores:
  461. * emac0 ------ RGMII0_BASE
  462. * |
  463. * emac1 -----+
  464. *
  465. * emac2 ------ RGMII1_BASE
  466. * |
  467. * emac3 -----+
  468. *
  469. * 460EX has 1 RGMII bridge core:
  470. * and RGMII1_BASE is disabled
  471. * emac0 ------ RGMII0_BASE
  472. * |
  473. * emac1 -----+
  474. */
  475. /*
  476. * Right now only 2*RGMII is supported. Please extend when needed.
  477. * sr - 2008-02-19
  478. */
  479. switch (mode) {
  480. case 1:
  481. /* 1 MII - 460EX */
  482. /* GMC0 EMAC4_0, ZMII Bridge */
  483. zmiifer |= ZMII_FER_MII << ZMII_FER_V(0);
  484. bis->bi_phymode[0] = BI_PHYMODE_MII;
  485. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  486. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  487. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  488. break;
  489. case 2:
  490. /* 2 MII - 460GT */
  491. /* GMC0 EMAC4_0, GMC1 EMAC4_2, ZMII Bridge */
  492. zmiifer |= ZMII_FER_MII << ZMII_FER_V(0);
  493. zmiifer |= ZMII_FER_MII << ZMII_FER_V(2);
  494. bis->bi_phymode[0] = BI_PHYMODE_MII;
  495. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  496. bis->bi_phymode[2] = BI_PHYMODE_MII;
  497. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  498. break;
  499. case 3:
  500. /* 2 RMII - 460EX */
  501. /* GMC0 EMAC4_0, GMC0 EMAC4_1, ZMII Bridge */
  502. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  503. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  504. bis->bi_phymode[0] = BI_PHYMODE_RMII;
  505. bis->bi_phymode[1] = BI_PHYMODE_RMII;
  506. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  507. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  508. break;
  509. case 4:
  510. /* 4 RMII - 460GT */
  511. /* GMC0 EMAC4_0, GMC0 EMAC4_1, GMC1 EMAC4_2, GMC1, EMAC4_3 */
  512. /* ZMII Bridge */
  513. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  514. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  515. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  516. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  517. bis->bi_phymode[0] = BI_PHYMODE_RMII;
  518. bis->bi_phymode[1] = BI_PHYMODE_RMII;
  519. bis->bi_phymode[2] = BI_PHYMODE_RMII;
  520. bis->bi_phymode[3] = BI_PHYMODE_RMII;
  521. break;
  522. case 5:
  523. /* 2 SMII - 460EX */
  524. /* GMC0 EMAC4_0, GMC0 EMAC4_1, ZMII Bridge */
  525. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  526. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  527. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  528. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  529. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  530. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  531. break;
  532. case 6:
  533. /* 4 SMII - 460GT */
  534. /* GMC0 EMAC4_0, GMC0 EMAC4_1, GMC0 EMAC4_3, GMC0 EMAC4_3 */
  535. /* ZMII Bridge */
  536. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  537. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  538. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  539. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  540. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  541. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  542. bis->bi_phymode[2] = BI_PHYMODE_SMII;
  543. bis->bi_phymode[3] = BI_PHYMODE_SMII;
  544. break;
  545. case 7:
  546. /* This is the default mode that we want for board bringup - Maple */
  547. /* 1 GMII - 460EX */
  548. /* GMC0 EMAC4_0, RGMII Bridge 0 */
  549. rmiifer |= RGMII_FER_MDIO(0);
  550. if (devnum == 0) {
  551. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC0 */
  552. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  553. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  554. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  555. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  556. } else {
  557. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(3); /* CH1CFG - EMAC1 */
  558. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  559. bis->bi_phymode[1] = BI_PHYMODE_GMII;
  560. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  561. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  562. }
  563. break;
  564. case 8:
  565. /* 2 GMII - 460GT */
  566. /* GMC0 EMAC4_0, RGMII Bridge 0 */
  567. /* GMC1 EMAC4_2, RGMII Bridge 1 */
  568. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC0 */
  569. rmiifer1 |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC2 */
  570. rmiifer |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC0 */
  571. rmiifer1 |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC2 */
  572. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  573. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  574. bis->bi_phymode[2] = BI_PHYMODE_GMII;
  575. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  576. break;
  577. case 9:
  578. /* 2 RGMII - 460EX */
  579. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  580. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  581. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  582. rmiifer |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC0 */
  583. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  584. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  585. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  586. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  587. break;
  588. case 10:
  589. /* 4 RGMII - 460GT */
  590. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  591. /* GMC1 EMAC4_2, GMC1 EMAC4_3, RGMII Bridge 1 */
  592. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  593. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  594. rmiifer1 |= RGMII_FER_RGMII << RGMII_FER_V(2);
  595. rmiifer1 |= RGMII_FER_RGMII << RGMII_FER_V(3);
  596. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  597. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  598. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  599. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  600. break;
  601. default:
  602. break;
  603. }
  604. /* Set EMAC for MDIO */
  605. mfsdr(SDR0_ETH_CFG, eth_cfg);
  606. eth_cfg |= SDR0_ETH_CFG_MDIO_SEL_EMAC0;
  607. mtsdr(SDR0_ETH_CFG, eth_cfg);
  608. out_be32((void *)RGMII_FER, rmiifer);
  609. #if defined(CONFIG_460GT)
  610. out_be32((void *)RGMII_FER + RGMII1_BASE_OFFSET, rmiifer1);
  611. #endif
  612. /* bypass the TAHOE0/TAHOE1 cores for U-Boot */
  613. mfsdr(SDR0_ETH_CFG, eth_cfg);
  614. eth_cfg |= (SDR0_ETH_CFG_TAHOE0_BYPASS | SDR0_ETH_CFG_TAHOE1_BYPASS);
  615. mtsdr(SDR0_ETH_CFG, eth_cfg);
  616. return 0;
  617. }
  618. #endif /* CONFIG_460EX || CONFIG_460GT */
  619. static inline void *malloc_aligned(u32 size, u32 align)
  620. {
  621. return (void *)(((u32)malloc(size + align) + align - 1) &
  622. ~(align - 1));
  623. }
  624. static int ppc_4xx_eth_init (struct eth_device *dev, bd_t * bis)
  625. {
  626. int i;
  627. unsigned long reg = 0;
  628. unsigned long msr;
  629. unsigned long speed;
  630. unsigned long duplex;
  631. unsigned long failsafe;
  632. unsigned mode_reg;
  633. unsigned short devnum;
  634. unsigned short reg_short;
  635. #if defined(CONFIG_440GX) || \
  636. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  637. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  638. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  639. defined(CONFIG_405EX)
  640. sys_info_t sysinfo;
  641. #if defined(CONFIG_440GX) || defined(CONFIG_440SPE) || \
  642. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  643. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  644. defined(CONFIG_405EX)
  645. int ethgroup = -1;
  646. #endif
  647. #endif
  648. u32 bd_cached;
  649. u32 bd_uncached = 0;
  650. #ifdef CONFIG_4xx_DCACHE
  651. static u32 last_used_ea = 0;
  652. #endif
  653. EMAC_4XX_HW_PST hw_p = dev->priv;
  654. /* before doing anything, figure out if we have a MAC address */
  655. /* if not, bail */
  656. if (memcmp (dev->enetaddr, "\0\0\0\0\0\0", 6) == 0) {
  657. printf("ERROR: ethaddr not set!\n");
  658. return -1;
  659. }
  660. #if defined(CONFIG_440GX) || \
  661. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  662. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  663. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  664. defined(CONFIG_405EX)
  665. /* Need to get the OPB frequency so we can access the PHY */
  666. get_sys_info (&sysinfo);
  667. #endif
  668. msr = mfmsr ();
  669. mtmsr (msr & ~(MSR_EE)); /* disable interrupts */
  670. devnum = hw_p->devnum;
  671. #ifdef INFO_4XX_ENET
  672. /* AS.HARNOIS
  673. * We should have :
  674. * hw_p->stats.pkts_handled <= hw_p->stats.pkts_rx <= hw_p->stats.pkts_handled+PKTBUFSRX
  675. * In the most cases hw_p->stats.pkts_handled = hw_p->stats.pkts_rx, but it
  676. * is possible that new packets (without relationship with
  677. * current transfer) have got the time to arrived before
  678. * netloop calls eth_halt
  679. */
  680. printf ("About preceeding transfer (eth%d):\n"
  681. "- Sent packet number %d\n"
  682. "- Received packet number %d\n"
  683. "- Handled packet number %d\n",
  684. hw_p->devnum,
  685. hw_p->stats.pkts_tx,
  686. hw_p->stats.pkts_rx, hw_p->stats.pkts_handled);
  687. hw_p->stats.pkts_tx = 0;
  688. hw_p->stats.pkts_rx = 0;
  689. hw_p->stats.pkts_handled = 0;
  690. hw_p->print_speed = 1; /* print speed message again next time */
  691. #endif
  692. hw_p->tx_err_index = 0; /* Transmit Error Index for tx_err_log */
  693. hw_p->rx_err_index = 0; /* Receive Error Index for rx_err_log */
  694. hw_p->rx_slot = 0; /* MAL Receive Slot */
  695. hw_p->rx_i_index = 0; /* Receive Interrupt Queue Index */
  696. hw_p->rx_u_index = 0; /* Receive User Queue Index */
  697. hw_p->tx_slot = 0; /* MAL Transmit Slot */
  698. hw_p->tx_i_index = 0; /* Transmit Interrupt Queue Index */
  699. hw_p->tx_u_index = 0; /* Transmit User Queue Index */
  700. #if defined(CONFIG_440) && !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
  701. /* set RMII mode */
  702. /* NOTE: 440GX spec states that mode is mutually exclusive */
  703. /* NOTE: Therefore, disable all other EMACS, since we handle */
  704. /* NOTE: only one emac at a time */
  705. reg = 0;
  706. out_be32((void *)ZMII_FER, 0);
  707. udelay (100);
  708. #if defined(CONFIG_440GP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  709. out_be32((void *)ZMII_FER, (ZMII_FER_RMII | ZMII_FER_MDI) << ZMII_FER_V (devnum));
  710. #elif defined(CONFIG_440GX) || \
  711. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  712. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  713. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  714. #endif
  715. out_be32((void *)ZMII_SSR, ZMII_SSR_SP << ZMII_SSR_V(devnum));
  716. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  717. #if defined(CONFIG_405EX)
  718. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  719. #endif
  720. sync();
  721. /* provide clocks for EMAC internal loopback */
  722. emac_loopback_enable(hw_p);
  723. /* EMAC RESET */
  724. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
  725. /* remove clocks for EMAC internal loopback */
  726. emac_loopback_disable(hw_p);
  727. failsafe = 1000;
  728. while ((in_be32((void *)EMAC_M0 + hw_p->hw_addr) & (EMAC_M0_SRST)) && failsafe) {
  729. udelay (1000);
  730. failsafe--;
  731. }
  732. if (failsafe <= 0)
  733. printf("\nProblem resetting EMAC!\n");
  734. #if defined(CONFIG_440GX) || \
  735. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  736. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  737. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  738. defined(CONFIG_405EX)
  739. /* Whack the M1 register */
  740. mode_reg = 0x0;
  741. mode_reg &= ~0x00000038;
  742. if (sysinfo.freqOPB <= 50000000);
  743. else if (sysinfo.freqOPB <= 66666667)
  744. mode_reg |= EMAC_M1_OBCI_66;
  745. else if (sysinfo.freqOPB <= 83333333)
  746. mode_reg |= EMAC_M1_OBCI_83;
  747. else if (sysinfo.freqOPB <= 100000000)
  748. mode_reg |= EMAC_M1_OBCI_100;
  749. else
  750. mode_reg |= EMAC_M1_OBCI_GT100;
  751. out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
  752. #endif /* defined(CONFIG_440GX) || defined(CONFIG_440SP) */
  753. /* wait for PHY to complete auto negotiation */
  754. reg_short = 0;
  755. #ifndef CONFIG_CS8952_PHY
  756. switch (devnum) {
  757. case 0:
  758. reg = CONFIG_PHY_ADDR;
  759. break;
  760. #if defined (CONFIG_PHY1_ADDR)
  761. case 1:
  762. reg = CONFIG_PHY1_ADDR;
  763. break;
  764. #endif
  765. #if defined (CONFIG_PHY2_ADDR)
  766. case 2:
  767. reg = CONFIG_PHY2_ADDR;
  768. break;
  769. #endif
  770. #if defined (CONFIG_PHY3_ADDR)
  771. case 3:
  772. reg = CONFIG_PHY3_ADDR;
  773. break;
  774. #endif
  775. default:
  776. reg = CONFIG_PHY_ADDR;
  777. break;
  778. }
  779. bis->bi_phynum[devnum] = reg;
  780. #if defined(CONFIG_PHY_RESET)
  781. /*
  782. * Reset the phy, only if its the first time through
  783. * otherwise, just check the speeds & feeds
  784. */
  785. if (hw_p->first_init == 0) {
  786. #if defined(CONFIG_M88E1111_PHY)
  787. miiphy_write (dev->name, reg, 0x14, 0x0ce3);
  788. miiphy_write (dev->name, reg, 0x18, 0x4101);
  789. miiphy_write (dev->name, reg, 0x09, 0x0e00);
  790. miiphy_write (dev->name, reg, 0x04, 0x01e1);
  791. #endif
  792. miiphy_reset (dev->name, reg);
  793. #if defined(CONFIG_440GX) || \
  794. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  795. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  796. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  797. defined(CONFIG_405EX)
  798. #if defined(CONFIG_CIS8201_PHY)
  799. /*
  800. * Cicada 8201 PHY needs to have an extended register whacked
  801. * for RGMII mode.
  802. */
  803. if (((devnum == 2) || (devnum == 3)) && (4 == ethgroup)) {
  804. #if defined(CONFIG_CIS8201_SHORT_ETCH)
  805. miiphy_write (dev->name, reg, 23, 0x1300);
  806. #else
  807. miiphy_write (dev->name, reg, 23, 0x1000);
  808. #endif
  809. /*
  810. * Vitesse VSC8201/Cicada CIS8201 errata:
  811. * Interoperability problem with Intel 82547EI phys
  812. * This work around (provided by Vitesse) changes
  813. * the default timer convergence from 8ms to 12ms
  814. */
  815. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  816. miiphy_write (dev->name, reg, 0x08, 0x0200);
  817. miiphy_write (dev->name, reg, 0x1f, 0x52b5);
  818. miiphy_write (dev->name, reg, 0x02, 0x0004);
  819. miiphy_write (dev->name, reg, 0x01, 0x0671);
  820. miiphy_write (dev->name, reg, 0x00, 0x8fae);
  821. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  822. miiphy_write (dev->name, reg, 0x08, 0x0000);
  823. miiphy_write (dev->name, reg, 0x1f, 0x0000);
  824. /* end Vitesse/Cicada errata */
  825. }
  826. #endif
  827. #if defined(CONFIG_ET1011C_PHY)
  828. /*
  829. * Agere ET1011c PHY needs to have an extended register whacked
  830. * for RGMII mode.
  831. */
  832. if (((devnum == 2) || (devnum ==3)) && (4 == ethgroup)) {
  833. miiphy_read (dev->name, reg, 0x16, &reg_short);
  834. reg_short &= ~(0x7);
  835. reg_short |= 0x6; /* RGMII DLL Delay*/
  836. miiphy_write (dev->name, reg, 0x16, reg_short);
  837. miiphy_read (dev->name, reg, 0x17, &reg_short);
  838. reg_short &= ~(0x40);
  839. miiphy_write (dev->name, reg, 0x17, reg_short);
  840. miiphy_write(dev->name, reg, 0x1c, 0x74f0);
  841. }
  842. #endif
  843. #endif
  844. /* Start/Restart autonegotiation */
  845. phy_setup_aneg (dev->name, reg);
  846. udelay (1000);
  847. }
  848. #endif /* defined(CONFIG_PHY_RESET) */
  849. miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
  850. /*
  851. * Wait if PHY is capable of autonegotiation and autonegotiation is not complete
  852. */
  853. if ((reg_short & PHY_BMSR_AUTN_ABLE)
  854. && !(reg_short & PHY_BMSR_AUTN_COMP)) {
  855. puts ("Waiting for PHY auto negotiation to complete");
  856. i = 0;
  857. while (!(reg_short & PHY_BMSR_AUTN_COMP)) {
  858. /*
  859. * Timeout reached ?
  860. */
  861. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  862. puts (" TIMEOUT !\n");
  863. break;
  864. }
  865. if ((i++ % 1000) == 0) {
  866. putc ('.');
  867. }
  868. udelay (1000); /* 1 ms */
  869. miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
  870. }
  871. puts (" done\n");
  872. udelay (500000); /* another 500 ms (results in faster booting) */
  873. }
  874. #endif /* #ifndef CONFIG_CS8952_PHY */
  875. speed = miiphy_speed (dev->name, reg);
  876. duplex = miiphy_duplex (dev->name, reg);
  877. if (hw_p->print_speed) {
  878. hw_p->print_speed = 0;
  879. printf ("ENET Speed is %d Mbps - %s duplex connection (EMAC%d)\n",
  880. (int) speed, (duplex == HALF) ? "HALF" : "FULL",
  881. hw_p->devnum);
  882. }
  883. #if defined(CONFIG_440) && \
  884. !defined(CONFIG_440SP) && !defined(CONFIG_440SPE) && \
  885. !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX) && \
  886. !defined(CONFIG_460EX) && !defined(CONFIG_460GT)
  887. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  888. mfsdr(sdr_mfr, reg);
  889. if (speed == 100) {
  890. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_100M;
  891. } else {
  892. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_10M;
  893. }
  894. mtsdr(sdr_mfr, reg);
  895. #endif
  896. /* Set ZMII/RGMII speed according to the phy link speed */
  897. reg = in_be32((void *)ZMII_SSR);
  898. if ( (speed == 100) || (speed == 1000) )
  899. out_be32((void *)ZMII_SSR, reg | (ZMII_SSR_SP << ZMII_SSR_V (devnum)));
  900. else
  901. out_be32((void *)ZMII_SSR, reg & (~(ZMII_SSR_SP << ZMII_SSR_V (devnum))));
  902. if ((devnum == 2) || (devnum == 3)) {
  903. if (speed == 1000)
  904. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V (devnum));
  905. else if (speed == 100)
  906. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V (devnum));
  907. else if (speed == 10)
  908. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V (devnum));
  909. else {
  910. printf("Error in RGMII Speed\n");
  911. return -1;
  912. }
  913. out_be32((void *)RGMII_SSR, reg);
  914. }
  915. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  916. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  917. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  918. defined(CONFIG_405EX)
  919. if (speed == 1000)
  920. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V (devnum));
  921. else if (speed == 100)
  922. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V (devnum));
  923. else if (speed == 10)
  924. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V (devnum));
  925. else {
  926. printf("Error in RGMII Speed\n");
  927. return -1;
  928. }
  929. out_be32((void *)RGMII_SSR, reg);
  930. #if defined(CONFIG_460GT)
  931. if ((devnum == 2) || (devnum == 3))
  932. out_be32((void *)RGMII_SSR + RGMII1_BASE_OFFSET, reg);
  933. #endif
  934. #endif
  935. /* set the Mal configuration reg */
  936. #if defined(CONFIG_440GX) || \
  937. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  938. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  939. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  940. defined(CONFIG_405EX)
  941. mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA |
  942. MAL_CR_PLBLT_DEFAULT | MAL_CR_EOPIE | 0x00330000);
  943. #else
  944. mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA | MAL_CR_PLBLT_DEFAULT);
  945. /* Errata 1.12: MAL_1 -- Disable MAL bursting */
  946. if (get_pvr() == PVR_440GP_RB) {
  947. mtdcr (malmcr, mfdcr(malmcr) & ~MAL_CR_PLBB);
  948. }
  949. #endif
  950. /*
  951. * Malloc MAL buffer desciptors, make sure they are
  952. * aligned on cache line boundary size
  953. * (401/403/IOP480 = 16, 405 = 32)
  954. * and doesn't cross cache block boundaries.
  955. */
  956. if (hw_p->first_init == 0) {
  957. debug("*** Allocating descriptor memory ***\n");
  958. bd_cached = (u32)malloc_aligned(MAL_ALLOC_SIZE, 4096);
  959. if (!bd_cached) {
  960. printf("%s: Error allocating MAL descriptor buffers!\n");
  961. return -1;
  962. }
  963. #ifdef CONFIG_4xx_DCACHE
  964. flush_dcache_range(bd_cached, bd_cached + MAL_ALLOC_SIZE);
  965. if (!last_used_ea)
  966. bd_uncached = bis->bi_memsize;
  967. else
  968. bd_uncached = last_used_ea + MAL_ALLOC_SIZE;
  969. last_used_ea = bd_uncached;
  970. program_tlb(bd_cached, bd_uncached, MAL_ALLOC_SIZE,
  971. TLB_WORD2_I_ENABLE);
  972. #else
  973. bd_uncached = bd_cached;
  974. #endif
  975. hw_p->tx_phys = bd_cached;
  976. hw_p->rx_phys = bd_cached + MAL_TX_DESC_SIZE;
  977. hw_p->tx = (mal_desc_t *)(bd_uncached);
  978. hw_p->rx = (mal_desc_t *)(bd_uncached + MAL_TX_DESC_SIZE);
  979. debug("hw_p->tx=%08x, hw_p->rx=%08x\n", hw_p->tx, hw_p->rx);
  980. }
  981. for (i = 0; i < NUM_TX_BUFF; i++) {
  982. hw_p->tx[i].ctrl = 0;
  983. hw_p->tx[i].data_len = 0;
  984. if (hw_p->first_init == 0)
  985. hw_p->txbuf_ptr = malloc_aligned(MAL_ALLOC_SIZE,
  986. L1_CACHE_BYTES);
  987. hw_p->tx[i].data_ptr = hw_p->txbuf_ptr;
  988. if ((NUM_TX_BUFF - 1) == i)
  989. hw_p->tx[i].ctrl |= MAL_TX_CTRL_WRAP;
  990. hw_p->tx_run[i] = -1;
  991. debug("TX_BUFF %d @ 0x%08lx\n", i, (u32)hw_p->tx[i].data_ptr);
  992. }
  993. for (i = 0; i < NUM_RX_BUFF; i++) {
  994. hw_p->rx[i].ctrl = 0;
  995. hw_p->rx[i].data_len = 0;
  996. hw_p->rx[i].data_ptr = (char *)NetRxPackets[i];
  997. if ((NUM_RX_BUFF - 1) == i)
  998. hw_p->rx[i].ctrl |= MAL_RX_CTRL_WRAP;
  999. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY | MAL_RX_CTRL_INTR;
  1000. hw_p->rx_ready[i] = -1;
  1001. debug("RX_BUFF %d @ 0x%08lx\n", i, (u32)hw_p->rx[i].data_ptr);
  1002. }
  1003. reg = 0x00000000;
  1004. reg |= dev->enetaddr[0]; /* set high address */
  1005. reg = reg << 8;
  1006. reg |= dev->enetaddr[1];
  1007. out_be32((void *)EMAC_IAH + hw_p->hw_addr, reg);
  1008. reg = 0x00000000;
  1009. reg |= dev->enetaddr[2]; /* set low address */
  1010. reg = reg << 8;
  1011. reg |= dev->enetaddr[3];
  1012. reg = reg << 8;
  1013. reg |= dev->enetaddr[4];
  1014. reg = reg << 8;
  1015. reg |= dev->enetaddr[5];
  1016. out_be32((void *)EMAC_IAL + hw_p->hw_addr, reg);
  1017. switch (devnum) {
  1018. case 1:
  1019. /* setup MAL tx & rx channel pointers */
  1020. #if defined (CONFIG_405EP) || defined (CONFIG_440EP) || defined (CONFIG_440GR)
  1021. mtdcr (maltxctp2r, hw_p->tx_phys);
  1022. #else
  1023. mtdcr (maltxctp1r, hw_p->tx_phys);
  1024. #endif
  1025. #if defined(CONFIG_440)
  1026. mtdcr (maltxbattr, 0x0);
  1027. mtdcr (malrxbattr, 0x0);
  1028. #endif
  1029. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1030. mtdcr (malrxctp8r, hw_p->rx_phys);
  1031. /* set RX buffer size */
  1032. mtdcr (malrcbs8, ENET_MAX_MTU_ALIGNED / 16);
  1033. #else
  1034. mtdcr (malrxctp1r, hw_p->rx_phys);
  1035. /* set RX buffer size */
  1036. mtdcr (malrcbs1, ENET_MAX_MTU_ALIGNED / 16);
  1037. #endif
  1038. break;
  1039. #if defined (CONFIG_440GX)
  1040. case 2:
  1041. /* setup MAL tx & rx channel pointers */
  1042. mtdcr (maltxbattr, 0x0);
  1043. mtdcr (malrxbattr, 0x0);
  1044. mtdcr (maltxctp2r, hw_p->tx_phys);
  1045. mtdcr (malrxctp2r, hw_p->rx_phys);
  1046. /* set RX buffer size */
  1047. mtdcr (malrcbs2, ENET_MAX_MTU_ALIGNED / 16);
  1048. break;
  1049. case 3:
  1050. /* setup MAL tx & rx channel pointers */
  1051. mtdcr (maltxbattr, 0x0);
  1052. mtdcr (maltxctp3r, hw_p->tx_phys);
  1053. mtdcr (malrxbattr, 0x0);
  1054. mtdcr (malrxctp3r, hw_p->rx_phys);
  1055. /* set RX buffer size */
  1056. mtdcr (malrcbs3, ENET_MAX_MTU_ALIGNED / 16);
  1057. break;
  1058. #endif /* CONFIG_440GX */
  1059. #if defined (CONFIG_460GT)
  1060. case 2:
  1061. /* setup MAL tx & rx channel pointers */
  1062. mtdcr (maltxbattr, 0x0);
  1063. mtdcr (malrxbattr, 0x0);
  1064. mtdcr (maltxctp2r, hw_p->tx_phys);
  1065. mtdcr (malrxctp16r, hw_p->rx_phys);
  1066. /* set RX buffer size */
  1067. mtdcr (malrcbs16, ENET_MAX_MTU_ALIGNED / 16);
  1068. break;
  1069. case 3:
  1070. /* setup MAL tx & rx channel pointers */
  1071. mtdcr (maltxbattr, 0x0);
  1072. mtdcr (malrxbattr, 0x0);
  1073. mtdcr (maltxctp3r, hw_p->tx_phys);
  1074. mtdcr (malrxctp24r, hw_p->rx_phys);
  1075. /* set RX buffer size */
  1076. mtdcr (malrcbs24, ENET_MAX_MTU_ALIGNED / 16);
  1077. break;
  1078. #endif /* CONFIG_460GT */
  1079. case 0:
  1080. default:
  1081. /* setup MAL tx & rx channel pointers */
  1082. #if defined(CONFIG_440)
  1083. mtdcr (maltxbattr, 0x0);
  1084. mtdcr (malrxbattr, 0x0);
  1085. #endif
  1086. mtdcr (maltxctp0r, hw_p->tx_phys);
  1087. mtdcr (malrxctp0r, hw_p->rx_phys);
  1088. /* set RX buffer size */
  1089. mtdcr (malrcbs0, ENET_MAX_MTU_ALIGNED / 16);
  1090. break;
  1091. }
  1092. /* Enable MAL transmit and receive channels */
  1093. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  1094. mtdcr (maltxcasr, (MAL_TXRX_CASR >> (hw_p->devnum*2)));
  1095. #else
  1096. mtdcr (maltxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
  1097. #endif
  1098. mtdcr (malrxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
  1099. /* set transmit enable & receive enable */
  1100. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_TXE | EMAC_M0_RXE);
  1101. mode_reg = in_be32((void *)EMAC_M1 + hw_p->hw_addr);
  1102. /* set rx-/tx-fifo size */
  1103. mode_reg = (mode_reg & ~EMAC_MR1_FIFO_MASK) | EMAC_MR1_FIFO_SIZE;
  1104. /* set speed */
  1105. if (speed == _1000BASET) {
  1106. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1107. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  1108. unsigned long pfc1;
  1109. mfsdr (sdr_pfc1, pfc1);
  1110. pfc1 |= SDR0_PFC1_EM_1000;
  1111. mtsdr (sdr_pfc1, pfc1);
  1112. #endif
  1113. mode_reg = mode_reg | EMAC_M1_MF_1000MBPS | EMAC_M1_IST;
  1114. } else if (speed == _100BASET)
  1115. mode_reg = mode_reg | EMAC_M1_MF_100MBPS | EMAC_M1_IST;
  1116. else
  1117. mode_reg = mode_reg & ~0x00C00000; /* 10 MBPS */
  1118. if (duplex == FULL)
  1119. mode_reg = mode_reg | 0x80000000 | EMAC_M1_IST;
  1120. out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
  1121. /* Enable broadcast and indvidual address */
  1122. /* TBS: enabling runts as some misbehaved nics will send runts */
  1123. out_be32((void *)EMAC_RXM + hw_p->hw_addr, EMAC_RMR_BAE | EMAC_RMR_IAE);
  1124. /* we probably need to set the tx mode1 reg? maybe at tx time */
  1125. /* set transmit request threshold register */
  1126. out_be32((void *)EMAC_TRTR + hw_p->hw_addr, 0x18000000); /* 256 byte threshold */
  1127. /* set receive low/high water mark register */
  1128. #if defined(CONFIG_440)
  1129. /* 440s has a 64 byte burst length */
  1130. out_be32((void *)EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x80009000);
  1131. #else
  1132. /* 405s have a 16 byte burst length */
  1133. out_be32((void *)EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x0f002000);
  1134. #endif /* defined(CONFIG_440) */
  1135. out_be32((void *)EMAC_TXM1 + hw_p->hw_addr, 0xf8640000);
  1136. /* Set fifo limit entry in tx mode 0 */
  1137. out_be32((void *)EMAC_TXM0 + hw_p->hw_addr, 0x00000003);
  1138. /* Frame gap set */
  1139. out_be32((void *)EMAC_I_FRAME_GAP_REG + hw_p->hw_addr, 0x00000008);
  1140. /* Set EMAC IER */
  1141. hw_p->emac_ier = EMAC_ISR_PTLE | EMAC_ISR_BFCS | EMAC_ISR_ORE | EMAC_ISR_IRE;
  1142. if (speed == _100BASET)
  1143. hw_p->emac_ier = hw_p->emac_ier | EMAC_ISR_SYE;
  1144. out_be32((void *)EMAC_ISR + hw_p->hw_addr, 0xffffffff); /* clear pending interrupts */
  1145. out_be32((void *)EMAC_IER + hw_p->hw_addr, hw_p->emac_ier);
  1146. if (hw_p->first_init == 0) {
  1147. /*
  1148. * Connect interrupt service routines
  1149. */
  1150. irq_install_handler(ETH_IRQ_NUM(hw_p->devnum),
  1151. (interrupt_handler_t *) enetInt, dev);
  1152. }
  1153. mtmsr (msr); /* enable interrupts again */
  1154. hw_p->bis = bis;
  1155. hw_p->first_init = 1;
  1156. return 0;
  1157. }
  1158. static int ppc_4xx_eth_send (struct eth_device *dev, volatile void *ptr,
  1159. int len)
  1160. {
  1161. struct enet_frame *ef_ptr;
  1162. ulong time_start, time_now;
  1163. unsigned long temp_txm0;
  1164. EMAC_4XX_HW_PST hw_p = dev->priv;
  1165. ef_ptr = (struct enet_frame *) ptr;
  1166. /*-----------------------------------------------------------------------+
  1167. * Copy in our address into the frame.
  1168. *-----------------------------------------------------------------------*/
  1169. (void) memcpy (ef_ptr->source_addr, dev->enetaddr, ENET_ADDR_LENGTH);
  1170. /*-----------------------------------------------------------------------+
  1171. * If frame is too long or too short, modify length.
  1172. *-----------------------------------------------------------------------*/
  1173. /* TBS: where does the fragment go???? */
  1174. if (len > ENET_MAX_MTU)
  1175. len = ENET_MAX_MTU;
  1176. /* memcpy ((void *) &tx_buff[tx_slot], (const void *) ptr, len); */
  1177. memcpy ((void *) hw_p->txbuf_ptr, (const void *) ptr, len);
  1178. flush_dcache_range((u32)hw_p->txbuf_ptr, (u32)hw_p->txbuf_ptr + len);
  1179. /*-----------------------------------------------------------------------+
  1180. * set TX Buffer busy, and send it
  1181. *-----------------------------------------------------------------------*/
  1182. hw_p->tx[hw_p->tx_slot].ctrl = (MAL_TX_CTRL_LAST |
  1183. EMAC_TX_CTRL_GFCS | EMAC_TX_CTRL_GP) &
  1184. ~(EMAC_TX_CTRL_ISA | EMAC_TX_CTRL_RSA);
  1185. if ((NUM_TX_BUFF - 1) == hw_p->tx_slot)
  1186. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_WRAP;
  1187. hw_p->tx[hw_p->tx_slot].data_len = (short) len;
  1188. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_READY;
  1189. sync();
  1190. out_be32((void *)EMAC_TXM0 + hw_p->hw_addr,
  1191. in_be32((void *)EMAC_TXM0 + hw_p->hw_addr) | EMAC_TXM0_GNP0);
  1192. #ifdef INFO_4XX_ENET
  1193. hw_p->stats.pkts_tx++;
  1194. #endif
  1195. /*-----------------------------------------------------------------------+
  1196. * poll unitl the packet is sent and then make sure it is OK
  1197. *-----------------------------------------------------------------------*/
  1198. time_start = get_timer (0);
  1199. while (1) {
  1200. temp_txm0 = in_be32((void *)EMAC_TXM0 + hw_p->hw_addr);
  1201. /* loop until either TINT turns on or 3 seconds elapse */
  1202. if ((temp_txm0 & EMAC_TXM0_GNP0) != 0) {
  1203. /* transmit is done, so now check for errors
  1204. * If there is an error, an interrupt should
  1205. * happen when we return
  1206. */
  1207. time_now = get_timer (0);
  1208. if ((time_now - time_start) > 3000) {
  1209. return (-1);
  1210. }
  1211. } else {
  1212. return (len);
  1213. }
  1214. }
  1215. }
  1216. #if defined (CONFIG_440) || defined(CONFIG_405EX)
  1217. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  1218. /*
  1219. * Hack: On 440SP all enet irq sources are located on UIC1
  1220. * Needs some cleanup. --sr
  1221. */
  1222. #define UIC0MSR uic1msr
  1223. #define UIC0SR uic1sr
  1224. #define UIC1MSR uic1msr
  1225. #define UIC1SR uic1sr
  1226. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1227. /*
  1228. * Hack: On 460EX/GT all enet irq sources are located on UIC2
  1229. * Needs some cleanup. --ag
  1230. */
  1231. #define UIC0MSR uic2msr
  1232. #define UIC0SR uic2sr
  1233. #define UIC1MSR uic2msr
  1234. #define UIC1SR uic2sr
  1235. #else
  1236. #define UIC0MSR uic0msr
  1237. #define UIC0SR uic0sr
  1238. #define UIC1MSR uic1msr
  1239. #define UIC1SR uic1sr
  1240. #endif
  1241. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1242. defined(CONFIG_405EX)
  1243. #define UICMSR_ETHX uic0msr
  1244. #define UICSR_ETHX uic0sr
  1245. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1246. #define UICMSR_ETHX uic2msr
  1247. #define UICSR_ETHX uic2sr
  1248. #else
  1249. #define UICMSR_ETHX uic1msr
  1250. #define UICSR_ETHX uic1sr
  1251. #endif
  1252. int enetInt (struct eth_device *dev)
  1253. {
  1254. int serviced;
  1255. int rc = -1; /* default to not us */
  1256. unsigned long mal_isr;
  1257. unsigned long emac_isr = 0;
  1258. unsigned long mal_rx_eob;
  1259. unsigned long my_uic0msr, my_uic1msr;
  1260. unsigned long my_uicmsr_ethx;
  1261. #if defined(CONFIG_440GX)
  1262. unsigned long my_uic2msr;
  1263. #endif
  1264. EMAC_4XX_HW_PST hw_p;
  1265. /*
  1266. * Because the mal is generic, we need to get the current
  1267. * eth device
  1268. */
  1269. #if defined(CONFIG_NET_MULTI)
  1270. dev = eth_get_dev();
  1271. #else
  1272. dev = emac0_dev;
  1273. #endif
  1274. hw_p = dev->priv;
  1275. /* enter loop that stays in interrupt code until nothing to service */
  1276. do {
  1277. serviced = 0;
  1278. my_uic0msr = mfdcr (UIC0MSR);
  1279. my_uic1msr = mfdcr (UIC1MSR);
  1280. #if defined(CONFIG_440GX)
  1281. my_uic2msr = mfdcr (uic2msr);
  1282. #endif
  1283. my_uicmsr_ethx = mfdcr (UICMSR_ETHX);
  1284. if (!(my_uic0msr & (UIC_MRE | UIC_MTE))
  1285. && !(my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))
  1286. && !(my_uicmsr_ethx & (UIC_ETH0 | UIC_ETH1))) {
  1287. /* not for us */
  1288. return (rc);
  1289. }
  1290. #if defined (CONFIG_440GX)
  1291. if (!(my_uic0msr & (UIC_MRE | UIC_MTE))
  1292. && !(my_uic2msr & (UIC_ETH2 | UIC_ETH3))) {
  1293. /* not for us */
  1294. return (rc);
  1295. }
  1296. #endif
  1297. /* get and clear controller status interrupts */
  1298. /* look at Mal and EMAC interrupts */
  1299. if ((my_uic0msr & (UIC_MRE | UIC_MTE))
  1300. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1301. /* we have a MAL interrupt */
  1302. mal_isr = mfdcr (malesr);
  1303. /* look for mal error */
  1304. if (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE)) {
  1305. mal_err (dev, mal_isr, my_uic1msr, MAL_UIC_DEF, MAL_UIC_ERR);
  1306. serviced = 1;
  1307. rc = 0;
  1308. }
  1309. }
  1310. /* port by port dispatch of emac interrupts */
  1311. if (hw_p->devnum == 0) {
  1312. if (UIC_ETH0 & my_uicmsr_ethx) { /* look for EMAC errors */
  1313. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1314. if ((hw_p->emac_ier & emac_isr) != 0) {
  1315. emac_err (dev, emac_isr);
  1316. serviced = 1;
  1317. rc = 0;
  1318. }
  1319. }
  1320. if ((hw_p->emac_ier & emac_isr)
  1321. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1322. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1323. mtdcr (UIC1SR, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1324. mtdcr (UICSR_ETHX, UIC_ETH0); /* Clear */
  1325. return (rc); /* we had errors so get out */
  1326. }
  1327. }
  1328. #if !defined(CONFIG_440SP)
  1329. if (hw_p->devnum == 1) {
  1330. if (UIC_ETH1 & my_uicmsr_ethx) { /* look for EMAC errors */
  1331. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1332. if ((hw_p->emac_ier & emac_isr) != 0) {
  1333. emac_err (dev, emac_isr);
  1334. serviced = 1;
  1335. rc = 0;
  1336. }
  1337. }
  1338. if ((hw_p->emac_ier & emac_isr)
  1339. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1340. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1341. mtdcr (UIC1SR, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1342. mtdcr (UICSR_ETHX, UIC_ETH1); /* Clear */
  1343. return (rc); /* we had errors so get out */
  1344. }
  1345. }
  1346. #if defined (CONFIG_440GX)
  1347. if (hw_p->devnum == 2) {
  1348. if (UIC_ETH2 & my_uic2msr) { /* look for EMAC errors */
  1349. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1350. if ((hw_p->emac_ier & emac_isr) != 0) {
  1351. emac_err (dev, emac_isr);
  1352. serviced = 1;
  1353. rc = 0;
  1354. }
  1355. }
  1356. if ((hw_p->emac_ier & emac_isr)
  1357. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1358. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1359. mtdcr (UIC1SR, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1360. mtdcr (uic2sr, UIC_ETH2);
  1361. return (rc); /* we had errors so get out */
  1362. }
  1363. }
  1364. if (hw_p->devnum == 3) {
  1365. if (UIC_ETH3 & my_uic2msr) { /* look for EMAC errors */
  1366. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1367. if ((hw_p->emac_ier & emac_isr) != 0) {
  1368. emac_err (dev, emac_isr);
  1369. serviced = 1;
  1370. rc = 0;
  1371. }
  1372. }
  1373. if ((hw_p->emac_ier & emac_isr)
  1374. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1375. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1376. mtdcr (UIC1SR, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1377. mtdcr (uic2sr, UIC_ETH3);
  1378. return (rc); /* we had errors so get out */
  1379. }
  1380. }
  1381. #endif /* CONFIG_440GX */
  1382. #endif /* !CONFIG_440SP */
  1383. /* handle MAX TX EOB interrupt from a tx */
  1384. if (my_uic0msr & UIC_MTE) {
  1385. mal_rx_eob = mfdcr (maltxeobisr);
  1386. mtdcr (maltxeobisr, mal_rx_eob);
  1387. mtdcr (UIC0SR, UIC_MTE);
  1388. }
  1389. /* handle MAL RX EOB interupt from a receive */
  1390. /* check for EOB on valid channels */
  1391. if (my_uic0msr & UIC_MRE) {
  1392. mal_rx_eob = mfdcr (malrxeobisr);
  1393. if ((mal_rx_eob &
  1394. (0x80000000 >> (hw_p->devnum * MAL_RX_CHAN_MUL)))
  1395. != 0) { /* call emac routine for channel x */
  1396. /* clear EOB
  1397. mtdcr(malrxeobisr, mal_rx_eob); */
  1398. enet_rcv (dev, emac_isr);
  1399. /* indicate that we serviced an interrupt */
  1400. serviced = 1;
  1401. rc = 0;
  1402. }
  1403. }
  1404. mtdcr (UIC0SR, UIC_MRE); /* Clear */
  1405. mtdcr (UIC1SR, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1406. switch (hw_p->devnum) {
  1407. case 0:
  1408. mtdcr (UICSR_ETHX, UIC_ETH0);
  1409. break;
  1410. case 1:
  1411. mtdcr (UICSR_ETHX, UIC_ETH1);
  1412. break;
  1413. #if defined (CONFIG_440GX)
  1414. case 2:
  1415. mtdcr (uic2sr, UIC_ETH2);
  1416. break;
  1417. case 3:
  1418. mtdcr (uic2sr, UIC_ETH3);
  1419. break;
  1420. #endif /* CONFIG_440GX */
  1421. default:
  1422. break;
  1423. }
  1424. } while (serviced);
  1425. return (rc);
  1426. }
  1427. #else /* CONFIG_440 */
  1428. int enetInt (struct eth_device *dev)
  1429. {
  1430. int serviced;
  1431. int rc = -1; /* default to not us */
  1432. unsigned long mal_isr;
  1433. unsigned long emac_isr = 0;
  1434. unsigned long mal_rx_eob;
  1435. unsigned long my_uicmsr;
  1436. EMAC_4XX_HW_PST hw_p;
  1437. /*
  1438. * Because the mal is generic, we need to get the current
  1439. * eth device
  1440. */
  1441. #if defined(CONFIG_NET_MULTI)
  1442. dev = eth_get_dev();
  1443. #else
  1444. dev = emac0_dev;
  1445. #endif
  1446. hw_p = dev->priv;
  1447. /* enter loop that stays in interrupt code until nothing to service */
  1448. do {
  1449. serviced = 0;
  1450. my_uicmsr = mfdcr (uicmsr);
  1451. if ((my_uicmsr & (MAL_UIC_DEF | EMAC_UIC_DEF)) == 0) { /* not for us */
  1452. return (rc);
  1453. }
  1454. /* get and clear controller status interrupts */
  1455. /* look at Mal and EMAC interrupts */
  1456. if ((MAL_UIC_DEF & my_uicmsr) != 0) { /* we have a MAL interrupt */
  1457. mal_isr = mfdcr (malesr);
  1458. /* look for mal error */
  1459. if ((my_uicmsr & MAL_UIC_ERR) != 0) {
  1460. mal_err (dev, mal_isr, my_uicmsr, MAL_UIC_DEF, MAL_UIC_ERR);
  1461. serviced = 1;
  1462. rc = 0;
  1463. }
  1464. }
  1465. /* port by port dispatch of emac interrupts */
  1466. if ((SEL_UIC_DEF(hw_p->devnum) & my_uicmsr) != 0) { /* look for EMAC errors */
  1467. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1468. if ((hw_p->emac_ier & emac_isr) != 0) {
  1469. emac_err (dev, emac_isr);
  1470. serviced = 1;
  1471. rc = 0;
  1472. }
  1473. }
  1474. if (((hw_p->emac_ier & emac_isr) != 0) || ((MAL_UIC_ERR & my_uicmsr) != 0)) {
  1475. mtdcr (uicsr, MAL_UIC_DEF | SEL_UIC_DEF(hw_p->devnum)); /* Clear */
  1476. return (rc); /* we had errors so get out */
  1477. }
  1478. /* handle MAX TX EOB interrupt from a tx */
  1479. if (my_uicmsr & UIC_MAL_TXEOB) {
  1480. mal_rx_eob = mfdcr (maltxeobisr);
  1481. mtdcr (maltxeobisr, mal_rx_eob);
  1482. mtdcr (uicsr, UIC_MAL_TXEOB);
  1483. }
  1484. /* handle MAL RX EOB interupt from a receive */
  1485. /* check for EOB on valid channels */
  1486. if (my_uicmsr & UIC_MAL_RXEOB)
  1487. {
  1488. mal_rx_eob = mfdcr (malrxeobisr);
  1489. if ((mal_rx_eob & (0x80000000 >> hw_p->devnum)) != 0) { /* call emac routine for channel x */
  1490. /* clear EOB
  1491. mtdcr(malrxeobisr, mal_rx_eob); */
  1492. enet_rcv (dev, emac_isr);
  1493. /* indicate that we serviced an interrupt */
  1494. serviced = 1;
  1495. rc = 0;
  1496. }
  1497. }
  1498. mtdcr (uicsr, MAL_UIC_DEF|EMAC_UIC_DEF|EMAC_UIC_DEF1); /* Clear */
  1499. #if defined(CONFIG_405EZ)
  1500. mtsdr (sdricintstat, SDR_ICRX_STAT | SDR_ICTX0_STAT | SDR_ICTX1_STAT);
  1501. #endif /* defined(CONFIG_405EZ) */
  1502. }
  1503. while (serviced);
  1504. return (rc);
  1505. }
  1506. #endif /* CONFIG_440 */
  1507. /*-----------------------------------------------------------------------------+
  1508. * MAL Error Routine
  1509. *-----------------------------------------------------------------------------*/
  1510. static void mal_err (struct eth_device *dev, unsigned long isr,
  1511. unsigned long uic, unsigned long maldef,
  1512. unsigned long mal_errr)
  1513. {
  1514. EMAC_4XX_HW_PST hw_p = dev->priv;
  1515. mtdcr (malesr, isr); /* clear interrupt */
  1516. /* clear DE interrupt */
  1517. mtdcr (maltxdeir, 0xC0000000);
  1518. mtdcr (malrxdeir, 0x80000000);
  1519. #ifdef INFO_4XX_ENET
  1520. printf ("\nMAL error occured.... ISR = %lx UIC = = %lx MAL_DEF = %lx MAL_ERR= %lx \n", isr, uic, maldef, mal_errr);
  1521. #endif
  1522. eth_init (hw_p->bis); /* start again... */
  1523. }
  1524. /*-----------------------------------------------------------------------------+
  1525. * EMAC Error Routine
  1526. *-----------------------------------------------------------------------------*/
  1527. static void emac_err (struct eth_device *dev, unsigned long isr)
  1528. {
  1529. EMAC_4XX_HW_PST hw_p = dev->priv;
  1530. printf ("EMAC%d error occured.... ISR = %lx\n", hw_p->devnum, isr);
  1531. out_be32((void *)EMAC_ISR + hw_p->hw_addr, isr);
  1532. }
  1533. /*-----------------------------------------------------------------------------+
  1534. * enet_rcv() handles the ethernet receive data
  1535. *-----------------------------------------------------------------------------*/
  1536. static void enet_rcv (struct eth_device *dev, unsigned long malisr)
  1537. {
  1538. struct enet_frame *ef_ptr;
  1539. unsigned long data_len;
  1540. unsigned long rx_eob_isr;
  1541. EMAC_4XX_HW_PST hw_p = dev->priv;
  1542. int handled = 0;
  1543. int i;
  1544. int loop_count = 0;
  1545. rx_eob_isr = mfdcr (malrxeobisr);
  1546. if ((0x80000000 >> (hw_p->devnum * MAL_RX_CHAN_MUL)) & rx_eob_isr) {
  1547. /* clear EOB */
  1548. mtdcr (malrxeobisr, rx_eob_isr);
  1549. /* EMAC RX done */
  1550. while (1) { /* do all */
  1551. i = hw_p->rx_slot;
  1552. if ((MAL_RX_CTRL_EMPTY & hw_p->rx[i].ctrl)
  1553. || (loop_count >= NUM_RX_BUFF))
  1554. break;
  1555. loop_count++;
  1556. handled++;
  1557. data_len = (unsigned long) hw_p->rx[i].data_len & 0x0fff; /* Get len */
  1558. if (data_len) {
  1559. if (data_len > ENET_MAX_MTU) /* Check len */
  1560. data_len = 0;
  1561. else {
  1562. if (EMAC_RX_ERRORS & hw_p->rx[i].ctrl) { /* Check Errors */
  1563. data_len = 0;
  1564. hw_p->stats.rx_err_log[hw_p->
  1565. rx_err_index]
  1566. = hw_p->rx[i].ctrl;
  1567. hw_p->rx_err_index++;
  1568. if (hw_p->rx_err_index ==
  1569. MAX_ERR_LOG)
  1570. hw_p->rx_err_index =
  1571. 0;
  1572. } /* emac_erros */
  1573. } /* data_len < max mtu */
  1574. } /* if data_len */
  1575. if (!data_len) { /* no data */
  1576. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY; /* Free Recv Buffer */
  1577. hw_p->stats.data_len_err++; /* Error at Rx */
  1578. }
  1579. /* !data_len */
  1580. /* AS.HARNOIS */
  1581. /* Check if user has already eaten buffer */
  1582. /* if not => ERROR */
  1583. else if (hw_p->rx_ready[hw_p->rx_i_index] != -1) {
  1584. if (hw_p->is_receiving)
  1585. printf ("ERROR : Receive buffers are full!\n");
  1586. break;
  1587. } else {
  1588. hw_p->stats.rx_frames++;
  1589. hw_p->stats.rx += data_len;
  1590. ef_ptr = (struct enet_frame *) hw_p->rx[i].
  1591. data_ptr;
  1592. #ifdef INFO_4XX_ENET
  1593. hw_p->stats.pkts_rx++;
  1594. #endif
  1595. /* AS.HARNOIS
  1596. * use ring buffer
  1597. */
  1598. hw_p->rx_ready[hw_p->rx_i_index] = i;
  1599. hw_p->rx_i_index++;
  1600. if (NUM_RX_BUFF == hw_p->rx_i_index)
  1601. hw_p->rx_i_index = 0;
  1602. hw_p->rx_slot++;
  1603. if (NUM_RX_BUFF == hw_p->rx_slot)
  1604. hw_p->rx_slot = 0;
  1605. /* AS.HARNOIS
  1606. * free receive buffer only when
  1607. * buffer has been handled (eth_rx)
  1608. rx[i].ctrl |= MAL_RX_CTRL_EMPTY;
  1609. */
  1610. } /* if data_len */
  1611. } /* while */
  1612. } /* if EMACK_RXCHL */
  1613. }
  1614. static int ppc_4xx_eth_rx (struct eth_device *dev)
  1615. {
  1616. int length;
  1617. int user_index;
  1618. unsigned long msr;
  1619. EMAC_4XX_HW_PST hw_p = dev->priv;
  1620. hw_p->is_receiving = 1; /* tell driver */
  1621. for (;;) {
  1622. /* AS.HARNOIS
  1623. * use ring buffer and
  1624. * get index from rx buffer desciptor queue
  1625. */
  1626. user_index = hw_p->rx_ready[hw_p->rx_u_index];
  1627. if (user_index == -1) {
  1628. length = -1;
  1629. break; /* nothing received - leave for() loop */
  1630. }
  1631. msr = mfmsr ();
  1632. mtmsr (msr & ~(MSR_EE));
  1633. length = hw_p->rx[user_index].data_len & 0x0fff;
  1634. /* Pass the packet up to the protocol layers. */
  1635. /* NetReceive(NetRxPackets[rxIdx], length - 4); */
  1636. /* NetReceive(NetRxPackets[i], length); */
  1637. invalidate_dcache_range((u32)hw_p->rx[user_index].data_ptr,
  1638. (u32)hw_p->rx[user_index].data_ptr +
  1639. length - 4);
  1640. NetReceive (NetRxPackets[user_index], length - 4);
  1641. /* Free Recv Buffer */
  1642. hw_p->rx[user_index].ctrl |= MAL_RX_CTRL_EMPTY;
  1643. /* Free rx buffer descriptor queue */
  1644. hw_p->rx_ready[hw_p->rx_u_index] = -1;
  1645. hw_p->rx_u_index++;
  1646. if (NUM_RX_BUFF == hw_p->rx_u_index)
  1647. hw_p->rx_u_index = 0;
  1648. #ifdef INFO_4XX_ENET
  1649. hw_p->stats.pkts_handled++;
  1650. #endif
  1651. mtmsr (msr); /* Enable IRQ's */
  1652. }
  1653. hw_p->is_receiving = 0; /* tell driver */
  1654. return length;
  1655. }
  1656. int ppc_4xx_eth_initialize (bd_t * bis)
  1657. {
  1658. static int virgin = 0;
  1659. struct eth_device *dev;
  1660. int eth_num = 0;
  1661. EMAC_4XX_HW_PST hw = NULL;
  1662. u8 ethaddr[4 + CONFIG_EMAC_NR_START][6];
  1663. u32 hw_addr[4];
  1664. #if defined(CONFIG_440GX)
  1665. unsigned long pfc1;
  1666. mfsdr (sdr_pfc1, pfc1);
  1667. pfc1 &= ~(0x01e00000);
  1668. pfc1 |= 0x01200000;
  1669. mtsdr (sdr_pfc1, pfc1);
  1670. #endif
  1671. /* first clear all mac-addresses */
  1672. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++)
  1673. memcpy(ethaddr[eth_num], "\0\0\0\0\0\0", 6);
  1674. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1675. switch (eth_num) {
  1676. default: /* fall through */
  1677. case 0:
  1678. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1679. bis->bi_enetaddr, 6);
  1680. hw_addr[eth_num] = 0x0;
  1681. break;
  1682. #ifdef CONFIG_HAS_ETH1
  1683. case 1:
  1684. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1685. bis->bi_enet1addr, 6);
  1686. hw_addr[eth_num] = 0x100;
  1687. break;
  1688. #endif
  1689. #ifdef CONFIG_HAS_ETH2
  1690. case 2:
  1691. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1692. bis->bi_enet2addr, 6);
  1693. #if defined(CONFIG_460GT)
  1694. hw_addr[eth_num] = 0x300;
  1695. #else
  1696. hw_addr[eth_num] = 0x400;
  1697. #endif
  1698. break;
  1699. #endif
  1700. #ifdef CONFIG_HAS_ETH3
  1701. case 3:
  1702. memcpy(ethaddr[eth_num + CONFIG_EMAC_NR_START],
  1703. bis->bi_enet3addr, 6);
  1704. #if defined(CONFIG_460GT)
  1705. hw_addr[eth_num] = 0x400;
  1706. #else
  1707. hw_addr[eth_num] = 0x600;
  1708. #endif
  1709. break;
  1710. #endif
  1711. }
  1712. }
  1713. /* set phy num and mode */
  1714. bis->bi_phynum[0] = CONFIG_PHY_ADDR;
  1715. bis->bi_phymode[0] = 0;
  1716. #if defined(CONFIG_PHY1_ADDR)
  1717. bis->bi_phynum[1] = CONFIG_PHY1_ADDR;
  1718. bis->bi_phymode[1] = 0;
  1719. #endif
  1720. #if defined(CONFIG_440GX)
  1721. bis->bi_phynum[2] = CONFIG_PHY2_ADDR;
  1722. bis->bi_phynum[3] = CONFIG_PHY3_ADDR;
  1723. bis->bi_phymode[2] = 2;
  1724. bis->bi_phymode[3] = 2;
  1725. #endif
  1726. #if defined(CONFIG_440GX) || \
  1727. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1728. defined(CONFIG_405EX)
  1729. ppc_4xx_eth_setup_bridge(0, bis);
  1730. #endif
  1731. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1732. /*
  1733. * See if we can actually bring up the interface,
  1734. * otherwise, skip it
  1735. */
  1736. if (memcmp (ethaddr[eth_num], "\0\0\0\0\0\0", 6) == 0) {
  1737. bis->bi_phymode[eth_num] = BI_PHYMODE_NONE;
  1738. continue;
  1739. }
  1740. /* Allocate device structure */
  1741. dev = (struct eth_device *) malloc (sizeof (*dev));
  1742. if (dev == NULL) {
  1743. printf ("ppc_4xx_eth_initialize: "
  1744. "Cannot allocate eth_device %d\n", eth_num);
  1745. return (-1);
  1746. }
  1747. memset(dev, 0, sizeof(*dev));
  1748. /* Allocate our private use data */
  1749. hw = (EMAC_4XX_HW_PST) malloc (sizeof (*hw));
  1750. if (hw == NULL) {
  1751. printf ("ppc_4xx_eth_initialize: "
  1752. "Cannot allocate private hw data for eth_device %d",
  1753. eth_num);
  1754. free (dev);
  1755. return (-1);
  1756. }
  1757. memset(hw, 0, sizeof(*hw));
  1758. hw->hw_addr = hw_addr[eth_num];
  1759. memcpy (dev->enetaddr, ethaddr[eth_num], 6);
  1760. hw->devnum = eth_num;
  1761. hw->print_speed = 1;
  1762. sprintf (dev->name, "ppc_4xx_eth%d", eth_num - CONFIG_EMAC_NR_START);
  1763. dev->priv = (void *) hw;
  1764. dev->init = ppc_4xx_eth_init;
  1765. dev->halt = ppc_4xx_eth_halt;
  1766. dev->send = ppc_4xx_eth_send;
  1767. dev->recv = ppc_4xx_eth_rx;
  1768. if (0 == virgin) {
  1769. /* set the MAL IER ??? names may change with new spec ??? */
  1770. #if defined(CONFIG_440SPE) || \
  1771. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1772. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1773. defined(CONFIG_405EX)
  1774. mal_ier =
  1775. MAL_IER_PT | MAL_IER_PRE | MAL_IER_PWE |
  1776. MAL_IER_DE | MAL_IER_OTE | MAL_IER_OE | MAL_IER_PE ;
  1777. #else
  1778. mal_ier =
  1779. MAL_IER_DE | MAL_IER_NE | MAL_IER_TE |
  1780. MAL_IER_OPBE | MAL_IER_PLBE;
  1781. #endif
  1782. mtdcr (malesr, 0xffffffff); /* clear pending interrupts */
  1783. mtdcr (maltxdeir, 0xffffffff); /* clear pending interrupts */
  1784. mtdcr (malrxdeir, 0xffffffff); /* clear pending interrupts */
  1785. mtdcr (malier, mal_ier);
  1786. /* install MAL interrupt handler */
  1787. irq_install_handler (VECNUM_MS,
  1788. (interrupt_handler_t *) enetInt,
  1789. dev);
  1790. irq_install_handler (VECNUM_MTE,
  1791. (interrupt_handler_t *) enetInt,
  1792. dev);
  1793. irq_install_handler (VECNUM_MRE,
  1794. (interrupt_handler_t *) enetInt,
  1795. dev);
  1796. irq_install_handler (VECNUM_TXDE,
  1797. (interrupt_handler_t *) enetInt,
  1798. dev);
  1799. irq_install_handler (VECNUM_RXDE,
  1800. (interrupt_handler_t *) enetInt,
  1801. dev);
  1802. virgin = 1;
  1803. }
  1804. #if defined(CONFIG_NET_MULTI)
  1805. eth_register (dev);
  1806. #else
  1807. emac0_dev = dev;
  1808. #endif
  1809. #if defined(CONFIG_NET_MULTI)
  1810. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  1811. miiphy_register (dev->name,
  1812. emac4xx_miiphy_read, emac4xx_miiphy_write);
  1813. #endif
  1814. #endif
  1815. } /* end for each supported device */
  1816. return 0;
  1817. }
  1818. #if !defined(CONFIG_NET_MULTI)
  1819. void eth_halt (void) {
  1820. if (emac0_dev) {
  1821. ppc_4xx_eth_halt(emac0_dev);
  1822. free(emac0_dev);
  1823. emac0_dev = NULL;
  1824. }
  1825. }
  1826. int eth_init (bd_t *bis)
  1827. {
  1828. ppc_4xx_eth_initialize(bis);
  1829. if (emac0_dev) {
  1830. return ppc_4xx_eth_init(emac0_dev, bis);
  1831. } else {
  1832. printf("ERROR: ethaddr not set!\n");
  1833. return -1;
  1834. }
  1835. }
  1836. int eth_send(volatile void *packet, int length)
  1837. {
  1838. return (ppc_4xx_eth_send(emac0_dev, packet, length));
  1839. }
  1840. int eth_rx(void)
  1841. {
  1842. return (ppc_4xx_eth_rx(emac0_dev));
  1843. }
  1844. int emac4xx_miiphy_initialize (bd_t * bis)
  1845. {
  1846. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  1847. miiphy_register ("ppc_4xx_eth0",
  1848. emac4xx_miiphy_read, emac4xx_miiphy_write);
  1849. #endif
  1850. return 0;
  1851. }
  1852. #endif /* !defined(CONFIG_NET_MULTI) */
  1853. #endif