lowlevel_init.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385
  1. /*
  2. * Copyright (C) 2008 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. */
  19. #include <config.h>
  20. #include <version.h>
  21. #include <asm/processor.h>
  22. #include <asm/macro.h>
  23. #include <asm/processor.h>
  24. .global lowlevel_init
  25. .text
  26. .align 2
  27. lowlevel_init:
  28. wait_timer WAIT_200US
  29. wait_timer WAIT_200US
  30. /*------- LBSC -------*/
  31. write32 MMSELR_A, MMSELR_D
  32. /*------- DBSC2 -------*/
  33. write32 DBSC2_DBCONF_A, DBSC2_DBCONF_D
  34. write32 DBSC2_DBTR0_A, DBSC2_DBTR0_D
  35. write32 DBSC2_DBTR1_A, DBSC2_DBTR1_D
  36. write32 DBSC2_DBTR2_A, DBSC2_DBTR2_D
  37. write32 DBSC2_DBFREQ_A, DBSC2_DBFREQ_D1
  38. write32 DBSC2_DBFREQ_A, DBSC2_DBFREQ_D2
  39. wait_timer WAIT_200US
  40. write32 DBSC2_DBDICODTOCD_A, DBSC2_DBDICODTOCD_D
  41. write32 DBSC2_DBCMDCNT_A, DBSC2_DBCMDCNT_D_CKE_H
  42. wait_timer WAIT_200US
  43. write32 DBSC2_DBCMDCNT_A, DBSC2_DBCMDCNT_D_PALL
  44. write32 DBSC2_DBMRCNT_A, DBSC2_DBMRCNT_D_EMRS2
  45. write32 DBSC2_DBMRCNT_A, DBSC2_DBMRCNT_D_EMRS3
  46. write32 DBSC2_DBMRCNT_A, DBSC2_DBMRCNT_D_EMRS1_1
  47. write32 DBSC2_DBMRCNT_A, DBSC2_DBMRCNT_D_MRS_1
  48. write32 DBSC2_DBCMDCNT_A, DBSC2_DBCMDCNT_D_PALL
  49. write32 DBSC2_DBCMDCNT_A, DBSC2_DBCMDCNT_D_REF
  50. write32 DBSC2_DBCMDCNT_A, DBSC2_DBCMDCNT_D_REF
  51. write32 DBSC2_DBMRCNT_A, DBSC2_DBMRCNT_D_MRS_2
  52. wait_timer WAIT_200US
  53. write32 DBSC2_DBMRCNT_A, DBSC2_DBMRCNT_D_EMRS1_2
  54. write32 DBSC2_DBMRCNT_A, DBSC2_DBMRCNT_D_EMRS1_1
  55. write32 DBSC2_DBEN_A, DBSC2_DBEN_D
  56. write32 DBSC2_DBRFCNT1_A, DBSC2_DBRFCNT1_D
  57. write32 DBSC2_DBRFCNT2_A, DBSC2_DBRFCNT2_D
  58. write32 DBSC2_DBRFCNT0_A, DBSC2_DBRFCNT0_D
  59. wait_timer WAIT_200US
  60. /*------- GPIO -------*/
  61. write16 PACR_A, PACR_D
  62. write16 PBCR_A, PBCR_D
  63. write16 PCCR_A, PCCR_D
  64. write16 PDCR_A, PDCR_D
  65. write16 PECR_A, PECR_D
  66. write16 PFCR_A, PFCR_D
  67. write16 PGCR_A, PGCR_D
  68. write16 PHCR_A, PHCR_D
  69. write16 PJCR_A, PJCR_D
  70. write16 PKCR_A, PKCR_D
  71. write16 PLCR_A, PLCR_D
  72. write16 PMCR_A, PMCR_D
  73. write16 PNCR_A, PNCR_D
  74. write16 PPCR_A, PPCR_D
  75. write16 PQCR_A, PQCR_D
  76. write16 PRCR_A, PRCR_D
  77. write8 PEPUPR_A, PEPUPR_D
  78. write8 PHPUPR_A, PHPUPR_D
  79. write8 PJPUPR_A, PJPUPR_D
  80. write8 PKPUPR_A, PKPUPR_D
  81. write8 PLPUPR_A, PLPUPR_D
  82. write8 PMPUPR_A, PMPUPR_D
  83. write8 PNPUPR_A, PNPUPR_D
  84. write16 PPUPR1_A, PPUPR1_D
  85. write16 PPUPR2_A, PPUPR2_D
  86. write16 P1MSELR_A, P1MSELR_D
  87. write16 P2MSELR_A, P2MSELR_D
  88. /*------- LBSC -------*/
  89. write32 BCR_A, BCR_D
  90. write32 CS0BCR_A, CS0BCR_D
  91. write32 CS0WCR_A, CS0WCR_D
  92. write32 CS1BCR_A, CS1BCR_D
  93. write32 CS1WCR_A, CS1WCR_D
  94. write32 CS4BCR_A, CS4BCR_D
  95. write32 CS4WCR_A, CS4WCR_D
  96. mov.l PASCR_A, r0
  97. mov.l @r0, r2
  98. mov.l PASCR_32BIT_MODE, r1
  99. tst r1, r2
  100. bt lbsc_29bit
  101. write32 CS2BCR_A, CS_USB_BCR_D
  102. write32 CS2WCR_A, CS_USB_WCR_D
  103. write32 CS3BCR_A, CS_SD_BCR_D
  104. write32 CS3WCR_A, CS_SD_WCR_D
  105. write32 CS5BCR_A, CS_I2C_BCR_D
  106. write32 CS5WCR_A, CS_I2C_WCR_D
  107. write32 CS6BCR_A, CS0BCR_D
  108. write32 CS6WCR_A, CS0WCR_D
  109. bra lbsc_end
  110. nop
  111. lbsc_29bit:
  112. write32 CS5BCR_A, CS_USB_BCR_D
  113. write32 CS5WCR_A, CS_USB_WCR_D
  114. write32 CS6BCR_A, CS_SD_BCR_D
  115. write32 CS6WCR_A, CS_SD_WCR_D
  116. lbsc_end:
  117. #if defined(CONFIG_SH_32BIT)
  118. /*------- set PMB -------*/
  119. write32 PASCR_A, PASCR_29BIT_D
  120. write32 MMUCR_A, MMUCR_D
  121. /*****************************************************************
  122. * ent virt phys v sz c wt
  123. * 0 0xa0000000 0x00000000 1 64M 0 0
  124. * 1 0xa4000000 0x04000000 1 16M 0 0
  125. * 2 0xa6000000 0x08000000 1 16M 0 0
  126. * 9 0x88000000 0x48000000 1 128M 1 1
  127. * 10 0x90000000 0x50000000 1 128M 1 1
  128. * 11 0x98000000 0x58000000 1 128M 1 1
  129. * 13 0xa8000000 0x48000000 1 128M 0 0
  130. * 14 0xb0000000 0x50000000 1 128M 0 0
  131. * 15 0xb8000000 0x58000000 1 128M 0 0
  132. */
  133. write32 PMB_ADDR_FLASH_A, PMB_ADDR_FLASH_D
  134. write32 PMB_DATA_FLASH_A, PMB_DATA_FLASH_D
  135. write32 PMB_ADDR_CPLD_A, PMB_ADDR_CPLD_D
  136. write32 PMB_DATA_CPLD_A, PMB_DATA_CPLD_D
  137. write32 PMB_ADDR_USB_A, PMB_ADDR_USB_D
  138. write32 PMB_DATA_USB_A, PMB_DATA_USB_D
  139. write32 PMB_ADDR_DDR_C1_A, PMB_ADDR_DDR_C1_D
  140. write32 PMB_DATA_DDR_C1_A, PMB_DATA_DDR_C1_D
  141. write32 PMB_ADDR_DDR_C2_A, PMB_ADDR_DDR_C2_D
  142. write32 PMB_DATA_DDR_C2_A, PMB_DATA_DDR_C2_D
  143. write32 PMB_ADDR_DDR_C3_A, PMB_ADDR_DDR_C3_D
  144. write32 PMB_DATA_DDR_C3_A, PMB_DATA_DDR_C3_D
  145. write32 PMB_ADDR_DDR_N1_A, PMB_ADDR_DDR_N1_D
  146. write32 PMB_DATA_DDR_N1_A, PMB_DATA_DDR_N1_D
  147. write32 PMB_ADDR_DDR_N2_A, PMB_ADDR_DDR_N2_D
  148. write32 PMB_DATA_DDR_N2_A, PMB_DATA_DDR_N2_D
  149. write32 PMB_ADDR_DDR_N3_A, PMB_ADDR_DDR_N3_D
  150. write32 PMB_DATA_DDR_N3_A, PMB_DATA_DDR_N3_D
  151. write32 PASCR_A, PASCR_INIT
  152. mov.l DUMMY_ADDR, r0
  153. icbi @r0
  154. #endif
  155. write32 CCR_A, CCR_D
  156. rts
  157. nop
  158. .align 4
  159. /*------- LBSC -------*/
  160. MMSELR_A: .long 0xfc400020
  161. #if defined(CONFIG_SH_32BIT)
  162. MMSELR_D: .long 0xa5a50005
  163. #else
  164. MMSELR_D: .long 0xa5a50002
  165. #endif
  166. /*------- DBSC2 -------*/
  167. #define DBSC2_BASE 0xfe800000
  168. DBSC2_DBSTATE_A: .long DBSC2_BASE + 0x0c
  169. DBSC2_DBEN_A: .long DBSC2_BASE + 0x10
  170. DBSC2_DBCMDCNT_A: .long DBSC2_BASE + 0x14
  171. DBSC2_DBCONF_A: .long DBSC2_BASE + 0x20
  172. DBSC2_DBTR0_A: .long DBSC2_BASE + 0x30
  173. DBSC2_DBTR1_A: .long DBSC2_BASE + 0x34
  174. DBSC2_DBTR2_A: .long DBSC2_BASE + 0x38
  175. DBSC2_DBRFCNT0_A: .long DBSC2_BASE + 0x40
  176. DBSC2_DBRFCNT1_A: .long DBSC2_BASE + 0x44
  177. DBSC2_DBRFCNT2_A: .long DBSC2_BASE + 0x48
  178. DBSC2_DBRFSTS_A: .long DBSC2_BASE + 0x4c
  179. DBSC2_DBFREQ_A: .long DBSC2_BASE + 0x50
  180. DBSC2_DBDICODTOCD_A: .long DBSC2_BASE + 0x54
  181. DBSC2_DBMRCNT_A: .long DBSC2_BASE + 0x60
  182. DDR_DUMMY_ACCESS_A: .long 0x40000000
  183. DBSC2_DBCONF_D: .long 0x00630002
  184. DBSC2_DBTR0_D: .long 0x050b1f04
  185. DBSC2_DBTR1_D: .long 0x00040204
  186. DBSC2_DBTR2_D: .long 0x02100308
  187. DBSC2_DBFREQ_D1: .long 0x00000000
  188. DBSC2_DBFREQ_D2: .long 0x00000100
  189. DBSC2_DBDICODTOCD_D: .long 0x000f0907
  190. DBSC2_DBCMDCNT_D_CKE_H: .long 0x00000003
  191. DBSC2_DBCMDCNT_D_PALL: .long 0x00000002
  192. DBSC2_DBCMDCNT_D_REF: .long 0x00000004
  193. DBSC2_DBMRCNT_D_EMRS2: .long 0x00020000
  194. DBSC2_DBMRCNT_D_EMRS3: .long 0x00030000
  195. DBSC2_DBMRCNT_D_EMRS1_1: .long 0x00010006
  196. DBSC2_DBMRCNT_D_EMRS1_2: .long 0x00010386
  197. DBSC2_DBMRCNT_D_MRS_1: .long 0x00000952
  198. DBSC2_DBMRCNT_D_MRS_2: .long 0x00000852
  199. DBSC2_DBEN_D: .long 0x00000001
  200. DBSC2_DBPDCNT0_D3: .long 0x00000080
  201. DBSC2_DBRFCNT1_D: .long 0x00000926
  202. DBSC2_DBRFCNT2_D: .long 0x00fe00fe
  203. DBSC2_DBRFCNT0_D: .long 0x00010000
  204. WAIT_200US: .long 33333
  205. /*------- GPIO -------*/
  206. PACR_D: .long 0x0000
  207. PBCR_D: .long 0x0000
  208. PCCR_D: .long 0x0000
  209. PDCR_D: .long 0x0000
  210. PECR_D: .long 0x0000
  211. PFCR_D: .long 0x0000
  212. PGCR_D: .long 0x0000
  213. PHCR_D: .long 0x00c0
  214. PJCR_D: .long 0xc3fc
  215. PKCR_D: .long 0x03ff
  216. PLCR_D: .long 0x0000
  217. PMCR_D: .long 0xffff
  218. PNCR_D: .long 0xf0c3
  219. PPCR_D: .long 0x0000
  220. PQCR_D: .long 0x0000
  221. PRCR_D: .long 0x0000
  222. PEPUPR_D: .long 0xff
  223. PHPUPR_D: .long 0x00
  224. PJPUPR_D: .long 0x00
  225. PKPUPR_D: .long 0x00
  226. PLPUPR_D: .long 0x00
  227. PMPUPR_D: .long 0xfc
  228. PNPUPR_D: .long 0x00
  229. PPUPR1_D: .long 0xffbf
  230. PPUPR2_D: .long 0xff00
  231. P1MSELR_D: .long 0x3780
  232. P2MSELR_D: .long 0x0000
  233. #define GPIO_BASE 0xffe70000
  234. PACR_A: .long GPIO_BASE + 0x00
  235. PBCR_A: .long GPIO_BASE + 0x02
  236. PCCR_A: .long GPIO_BASE + 0x04
  237. PDCR_A: .long GPIO_BASE + 0x06
  238. PECR_A: .long GPIO_BASE + 0x08
  239. PFCR_A: .long GPIO_BASE + 0x0a
  240. PGCR_A: .long GPIO_BASE + 0x0c
  241. PHCR_A: .long GPIO_BASE + 0x0e
  242. PJCR_A: .long GPIO_BASE + 0x10
  243. PKCR_A: .long GPIO_BASE + 0x12
  244. PLCR_A: .long GPIO_BASE + 0x14
  245. PMCR_A: .long GPIO_BASE + 0x16
  246. PNCR_A: .long GPIO_BASE + 0x18
  247. PPCR_A: .long GPIO_BASE + 0x1a
  248. PQCR_A: .long GPIO_BASE + 0x1c
  249. PRCR_A: .long GPIO_BASE + 0x1e
  250. PEPUPR_A: .long GPIO_BASE + 0x48
  251. PHPUPR_A: .long GPIO_BASE + 0x4e
  252. PJPUPR_A: .long GPIO_BASE + 0x50
  253. PKPUPR_A: .long GPIO_BASE + 0x52
  254. PLPUPR_A: .long GPIO_BASE + 0x54
  255. PMPUPR_A: .long GPIO_BASE + 0x56
  256. PNPUPR_A: .long GPIO_BASE + 0x58
  257. PPUPR1_A: .long GPIO_BASE + 0x60
  258. PPUPR2_A: .long GPIO_BASE + 0x62
  259. P1MSELR_A: .long GPIO_BASE + 0x80
  260. P2MSELR_A: .long GPIO_BASE + 0x82
  261. /*------- LBSC -------*/
  262. PASCR_A: .long 0xff000070
  263. PASCR_32BIT_MODE: .long 0x80000000 /* check booting mode */
  264. BCR_A: .long BCR
  265. CS0BCR_A: .long CS0BCR
  266. CS0WCR_A: .long CS0WCR
  267. CS1BCR_A: .long CS1BCR
  268. CS1WCR_A: .long CS1WCR
  269. CS2BCR_A: .long CS2BCR
  270. CS2WCR_A: .long CS2WCR
  271. CS3BCR_A: .long CS3BCR
  272. CS3WCR_A: .long CS3WCR
  273. CS4BCR_A: .long CS4BCR
  274. CS4WCR_A: .long CS4WCR
  275. CS5BCR_A: .long CS5BCR
  276. CS5WCR_A: .long CS5WCR
  277. CS6BCR_A: .long CS6BCR
  278. CS6WCR_A: .long CS6WCR
  279. BCR_D: .long 0x80000003
  280. CS0BCR_D: .long 0x22222340
  281. CS0WCR_D: .long 0x00111118
  282. CS1BCR_D: .long 0x11111100
  283. CS1WCR_D: .long 0x33333303
  284. CS4BCR_D: .long 0x11111300
  285. CS4WCR_D: .long 0x00101012
  286. /* USB setting : 32bit mode = CS2, 29bit mode = CS5 */
  287. CS_USB_BCR_D: .long 0x11111200
  288. CS_USB_WCR_D: .long 0x00020004
  289. /* SD setting : 32bit mode = CS3, 29bit mode = CS6 */
  290. CS_SD_BCR_D: .long 0x00000300
  291. CS_SD_WCR_D: .long 0x00030108
  292. /* I2C setting : 32bit mode = CS5, 29bit mode = CS1(already setting) */
  293. CS_I2C_BCR_D: .long 0x11111100
  294. CS_I2C_WCR_D: .long 0x00000003
  295. #if defined(CONFIG_SH_32BIT)
  296. /*------- set PMB -------*/
  297. PMB_ADDR_FLASH_A: .long PMB_ADDR_BASE(0)
  298. PMB_ADDR_CPLD_A: .long PMB_ADDR_BASE(1)
  299. PMB_ADDR_USB_A: .long PMB_ADDR_BASE(2)
  300. PMB_ADDR_DDR_C1_A: .long PMB_ADDR_BASE(9)
  301. PMB_ADDR_DDR_C2_A: .long PMB_ADDR_BASE(10)
  302. PMB_ADDR_DDR_C3_A: .long PMB_ADDR_BASE(11)
  303. PMB_ADDR_DDR_N1_A: .long PMB_ADDR_BASE(13)
  304. PMB_ADDR_DDR_N2_A: .long PMB_ADDR_BASE(14)
  305. PMB_ADDR_DDR_N3_A: .long PMB_ADDR_BASE(15)
  306. PMB_ADDR_FLASH_D: .long mk_pmb_addr_val(0xa0)
  307. PMB_ADDR_CPLD_D: .long mk_pmb_addr_val(0xa4)
  308. PMB_ADDR_USB_D: .long mk_pmb_addr_val(0xa6)
  309. PMB_ADDR_DDR_C1_D: .long mk_pmb_addr_val(0x88)
  310. PMB_ADDR_DDR_C2_D: .long mk_pmb_addr_val(0x90)
  311. PMB_ADDR_DDR_C3_D: .long mk_pmb_addr_val(0x98)
  312. PMB_ADDR_DDR_N1_D: .long mk_pmb_addr_val(0xa8)
  313. PMB_ADDR_DDR_N2_D: .long mk_pmb_addr_val(0xb0)
  314. PMB_ADDR_DDR_N3_D: .long mk_pmb_addr_val(0xb8)
  315. PMB_DATA_FLASH_A: .long PMB_DATA_BASE(0)
  316. PMB_DATA_CPLD_A: .long PMB_DATA_BASE(1)
  317. PMB_DATA_USB_A: .long PMB_DATA_BASE(2)
  318. PMB_DATA_DDR_C1_A: .long PMB_DATA_BASE(9)
  319. PMB_DATA_DDR_C2_A: .long PMB_DATA_BASE(10)
  320. PMB_DATA_DDR_C3_A: .long PMB_DATA_BASE(11)
  321. PMB_DATA_DDR_N1_A: .long PMB_DATA_BASE(13)
  322. PMB_DATA_DDR_N2_A: .long PMB_DATA_BASE(14)
  323. PMB_DATA_DDR_N3_A: .long PMB_DATA_BASE(15)
  324. /* ppn ub v s1 s0 c wt */
  325. PMB_DATA_FLASH_D: .long mk_pmb_data_val(0x00, 1, 1, 0, 1, 0, 1)
  326. PMB_DATA_CPLD_D: .long mk_pmb_data_val(0x04, 1, 1, 0, 0, 0, 1)
  327. PMB_DATA_USB_D: .long mk_pmb_data_val(0x08, 1, 1, 0, 0, 0, 1)
  328. PMB_DATA_DDR_C1_D: .long mk_pmb_data_val(0x48, 0, 1, 1, 0, 1, 1)
  329. PMB_DATA_DDR_C2_D: .long mk_pmb_data_val(0x50, 0, 1, 1, 0, 1, 1)
  330. PMB_DATA_DDR_C3_D: .long mk_pmb_data_val(0x58, 0, 1, 1, 0, 1, 1)
  331. PMB_DATA_DDR_N1_D: .long mk_pmb_data_val(0x48, 1, 1, 1, 0, 0, 1)
  332. PMB_DATA_DDR_N2_D: .long mk_pmb_data_val(0x50, 1, 1, 1, 0, 0, 1)
  333. PMB_DATA_DDR_N3_D: .long mk_pmb_data_val(0x58, 1, 1, 1, 0, 0, 1)
  334. DUMMY_ADDR: .long 0xa0000000
  335. PASCR_29BIT_D: .long 0x00000000
  336. PASCR_INIT: .long 0x80000080 /* check booting mode */
  337. MMUCR_A: .long 0xff000010
  338. MMUCR_D: .long 0x00000004 /* clear ITLB */
  339. #endif /* CONFIG_SH_32BIT */
  340. CCR_A: .long 0xff00001c
  341. CCR_D: .long 0x0000090b