start.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503
  1. /*
  2. * armboot - Startup Code for ARM926EJS CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. * Copyright (c) 2010 Albert Aribaud <albert.u.boot@aribaud.net>
  14. *
  15. * See file CREDITS for list of people who contributed to this
  16. * project.
  17. *
  18. * This program is free software; you can redistribute it and/or
  19. * modify it under the terms of the GNU General Public License as
  20. * published by the Free Software Foundation; either version 2 of
  21. * the License, or (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  31. * MA 02111-1307 USA
  32. */
  33. #include <asm-offsets.h>
  34. #include <config.h>
  35. #include <common.h>
  36. #include <version.h>
  37. /*
  38. *************************************************************************
  39. *
  40. * Jump vector table as in table 3.1 in [1]
  41. *
  42. *************************************************************************
  43. */
  44. #ifdef CONFIG_SYS_DV_NOR_BOOT_CFG
  45. .globl _start
  46. _start:
  47. .globl _NOR_BOOT_CFG
  48. _NOR_BOOT_CFG:
  49. .word CONFIG_SYS_DV_NOR_BOOT_CFG
  50. b reset
  51. #else
  52. .globl _start
  53. _start:
  54. b reset
  55. #endif
  56. #ifdef CONFIG_SPL_BUILD
  57. /* No exception handlers in preloader */
  58. ldr pc, _hang
  59. ldr pc, _hang
  60. ldr pc, _hang
  61. ldr pc, _hang
  62. ldr pc, _hang
  63. ldr pc, _hang
  64. ldr pc, _hang
  65. _hang:
  66. .word do_hang
  67. /* pad to 64 byte boundary */
  68. .word 0x12345678
  69. .word 0x12345678
  70. .word 0x12345678
  71. .word 0x12345678
  72. .word 0x12345678
  73. .word 0x12345678
  74. .word 0x12345678
  75. #else
  76. ldr pc, _undefined_instruction
  77. ldr pc, _software_interrupt
  78. ldr pc, _prefetch_abort
  79. ldr pc, _data_abort
  80. ldr pc, _not_used
  81. ldr pc, _irq
  82. ldr pc, _fiq
  83. _undefined_instruction:
  84. .word undefined_instruction
  85. _software_interrupt:
  86. .word software_interrupt
  87. _prefetch_abort:
  88. .word prefetch_abort
  89. _data_abort:
  90. .word data_abort
  91. _not_used:
  92. .word not_used
  93. _irq:
  94. .word irq
  95. _fiq:
  96. .word fiq
  97. #endif /* CONFIG_SPL_BUILD */
  98. .balignl 16,0xdeadbeef
  99. /*
  100. *************************************************************************
  101. *
  102. * Startup Code (reset vector)
  103. *
  104. * do important init only if we don't start from memory!
  105. * setup Memory and board specific bits prior to relocation.
  106. * relocate armboot to ram
  107. * setup stack
  108. *
  109. *************************************************************************
  110. */
  111. .globl _TEXT_BASE
  112. _TEXT_BASE:
  113. #ifdef CONFIG_NAND_SPL /* deprecated, use instead CONFIG_SPL_BUILD */
  114. .word CONFIG_SYS_TEXT_BASE
  115. #else
  116. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
  117. .word CONFIG_SPL_TEXT_BASE
  118. #else
  119. .word CONFIG_SYS_TEXT_BASE
  120. #endif
  121. #endif
  122. /*
  123. * These are defined in the board-specific linker script.
  124. * Subtracting _start from them lets the linker put their
  125. * relative position in the executable instead of leaving
  126. * them null.
  127. */
  128. .globl _bss_start_ofs
  129. _bss_start_ofs:
  130. .word __bss_start - _start
  131. .globl _bss_end_ofs
  132. _bss_end_ofs:
  133. .word __bss_end - _start
  134. .globl _end_ofs
  135. _end_ofs:
  136. .word _end - _start
  137. #ifdef CONFIG_NAND_U_BOOT
  138. .globl _end
  139. _end:
  140. .word __bss_end
  141. #endif
  142. #ifdef CONFIG_USE_IRQ
  143. /* IRQ stack memory (calculated at run-time) */
  144. .globl IRQ_STACK_START
  145. IRQ_STACK_START:
  146. .word 0x0badc0de
  147. /* IRQ stack memory (calculated at run-time) */
  148. .globl FIQ_STACK_START
  149. FIQ_STACK_START:
  150. .word 0x0badc0de
  151. #endif
  152. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  153. .globl IRQ_STACK_START_IN
  154. IRQ_STACK_START_IN:
  155. .word 0x0badc0de
  156. /*
  157. * the actual reset code
  158. */
  159. reset:
  160. /*
  161. * set the cpu to SVC32 mode
  162. */
  163. mrs r0,cpsr
  164. bic r0,r0,#0x1f
  165. orr r0,r0,#0xd3
  166. msr cpsr,r0
  167. /*
  168. * we do sys-critical inits only at reboot,
  169. * not when booting from ram!
  170. */
  171. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  172. bl cpu_init_crit
  173. #endif
  174. bl _main
  175. /*------------------------------------------------------------------------------*/
  176. #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_NAND_SPL)
  177. /*
  178. * void relocate_code (addr_sp, gd, addr_moni)
  179. *
  180. * This function relocates the monitor code.
  181. */
  182. .globl relocate_code
  183. relocate_code:
  184. mov r4, r0 /* save addr_sp */
  185. mov r5, r1 /* save addr of gd */
  186. mov r6, r2 /* save addr of destination */
  187. adr r0, _start
  188. subs r9, r6, r0 /* r9 <- relocation offset */
  189. beq relocate_done /* skip relocation */
  190. mov r1, r6 /* r1 <- scratch for copy loop */
  191. ldr r3, _bss_start_ofs
  192. add r2, r0, r3 /* r2 <- source end address */
  193. copy_loop:
  194. ldmia r0!, {r10-r11} /* copy from source address [r0] */
  195. stmia r1!, {r10-r11} /* copy to target address [r1] */
  196. cmp r0, r2 /* until source end address [r2] */
  197. blo copy_loop
  198. #ifndef CONFIG_SPL_BUILD
  199. /*
  200. * fix .rel.dyn relocations
  201. */
  202. ldr r0, _TEXT_BASE /* r0 <- Text base */
  203. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  204. add r10, r10, r0 /* r10 <- sym table in FLASH */
  205. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  206. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  207. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  208. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  209. fixloop:
  210. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  211. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  212. ldr r1, [r2, #4]
  213. and r7, r1, #0xff
  214. cmp r7, #23 /* relative fixup? */
  215. beq fixrel
  216. cmp r7, #2 /* absolute fixup? */
  217. beq fixabs
  218. /* ignore unknown type of fixup */
  219. b fixnext
  220. fixabs:
  221. /* absolute fix: set location to (offset) symbol value */
  222. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  223. add r1, r10, r1 /* r1 <- address of symbol in table */
  224. ldr r1, [r1, #4] /* r1 <- symbol value */
  225. add r1, r1, r9 /* r1 <- relocated sym addr */
  226. b fixnext
  227. fixrel:
  228. /* relative fix: increase location by offset */
  229. ldr r1, [r0]
  230. add r1, r1, r9
  231. fixnext:
  232. str r1, [r0]
  233. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  234. cmp r2, r3
  235. blo fixloop
  236. #endif
  237. relocate_done:
  238. bx lr
  239. _rel_dyn_start_ofs:
  240. .word __rel_dyn_start - _start
  241. _rel_dyn_end_ofs:
  242. .word __rel_dyn_end - _start
  243. _dynsym_start_ofs:
  244. .word __dynsym_start - _start
  245. #endif
  246. .globl c_runtime_cpu_setup
  247. c_runtime_cpu_setup:
  248. bx lr
  249. /*
  250. *************************************************************************
  251. *
  252. * CPU_init_critical registers
  253. *
  254. * setup important registers
  255. * setup memory timing
  256. *
  257. *************************************************************************
  258. */
  259. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  260. cpu_init_crit:
  261. /*
  262. * flush D cache before disabling it
  263. */
  264. mov r0, #0
  265. flush_dcache:
  266. mrc p15, 0, r15, c7, c10, 3
  267. bne flush_dcache
  268. mcr p15, 0, r0, c8, c7, 0 /* invalidate TLB */
  269. mcr p15, 0, r0, c7, c5, 0 /* invalidate I Cache */
  270. /*
  271. * disable MMU and D cache
  272. * enable I cache if CONFIG_SYS_ICACHE_OFF is not defined
  273. */
  274. mrc p15, 0, r0, c1, c0, 0
  275. bic r0, r0, #0x00000300 /* clear bits 9:8 (---- --RS) */
  276. bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */
  277. #ifdef CONFIG_SYS_EXCEPTION_VECTORS_HIGH
  278. orr r0, r0, #0x00002000 /* set bit 13 (--V- ----) */
  279. #else
  280. bic r0, r0, #0x00002000 /* clear bit 13 (--V- ----) */
  281. #endif
  282. orr r0, r0, #0x00000002 /* set bit 2 (A) Align */
  283. #ifndef CONFIG_SYS_ICACHE_OFF
  284. orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */
  285. #endif
  286. mcr p15, 0, r0, c1, c0, 0
  287. /*
  288. * Go setup Memory and board specific bits prior to relocation.
  289. */
  290. mov ip, lr /* perserve link reg across call */
  291. bl lowlevel_init /* go setup pll,mux,memory */
  292. mov lr, ip /* restore link */
  293. mov pc, lr /* back to my caller */
  294. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  295. #ifndef CONFIG_SPL_BUILD
  296. /*
  297. *************************************************************************
  298. *
  299. * Interrupt handling
  300. *
  301. *************************************************************************
  302. */
  303. @
  304. @ IRQ stack frame.
  305. @
  306. #define S_FRAME_SIZE 72
  307. #define S_OLD_R0 68
  308. #define S_PSR 64
  309. #define S_PC 60
  310. #define S_LR 56
  311. #define S_SP 52
  312. #define S_IP 48
  313. #define S_FP 44
  314. #define S_R10 40
  315. #define S_R9 36
  316. #define S_R8 32
  317. #define S_R7 28
  318. #define S_R6 24
  319. #define S_R5 20
  320. #define S_R4 16
  321. #define S_R3 12
  322. #define S_R2 8
  323. #define S_R1 4
  324. #define S_R0 0
  325. #define MODE_SVC 0x13
  326. #define I_BIT 0x80
  327. /*
  328. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  329. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  330. */
  331. .macro bad_save_user_regs
  332. @ carve out a frame on current user stack
  333. sub sp, sp, #S_FRAME_SIZE
  334. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  335. ldr r2, IRQ_STACK_START_IN
  336. @ get values for "aborted" pc and cpsr (into parm regs)
  337. ldmia r2, {r2 - r3}
  338. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  339. add r5, sp, #S_SP
  340. mov r1, lr
  341. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  342. mov r0, sp @ save current stack into r0 (param register)
  343. .endm
  344. .macro irq_save_user_regs
  345. sub sp, sp, #S_FRAME_SIZE
  346. stmia sp, {r0 - r12} @ Calling r0-r12
  347. @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  348. add r8, sp, #S_PC
  349. stmdb r8, {sp, lr}^ @ Calling SP, LR
  350. str lr, [r8, #0] @ Save calling PC
  351. mrs r6, spsr
  352. str r6, [r8, #4] @ Save CPSR
  353. str r0, [r8, #8] @ Save OLD_R0
  354. mov r0, sp
  355. .endm
  356. .macro irq_restore_user_regs
  357. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  358. mov r0, r0
  359. ldr lr, [sp, #S_PC] @ Get PC
  360. add sp, sp, #S_FRAME_SIZE
  361. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  362. .endm
  363. .macro get_bad_stack
  364. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  365. str lr, [r13] @ save caller lr in position 0 of saved stack
  366. mrs lr, spsr @ get the spsr
  367. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  368. mov r13, #MODE_SVC @ prepare SVC-Mode
  369. @ msr spsr_c, r13
  370. msr spsr, r13 @ switch modes, make sure moves will execute
  371. mov lr, pc @ capture return pc
  372. movs pc, lr @ jump to next instruction & switch modes.
  373. .endm
  374. .macro get_irq_stack @ setup IRQ stack
  375. ldr sp, IRQ_STACK_START
  376. .endm
  377. .macro get_fiq_stack @ setup FIQ stack
  378. ldr sp, FIQ_STACK_START
  379. .endm
  380. #endif /* CONFIG_SPL_BUILD */
  381. /*
  382. * exception handlers
  383. */
  384. #ifdef CONFIG_SPL_BUILD
  385. .align 5
  386. do_hang:
  387. ldr sp, _TEXT_BASE /* switch to abort stack */
  388. 1:
  389. bl 1b /* hang and never return */
  390. #else /* !CONFIG_SPL_BUILD */
  391. .align 5
  392. undefined_instruction:
  393. get_bad_stack
  394. bad_save_user_regs
  395. bl do_undefined_instruction
  396. .align 5
  397. software_interrupt:
  398. get_bad_stack
  399. bad_save_user_regs
  400. bl do_software_interrupt
  401. .align 5
  402. prefetch_abort:
  403. get_bad_stack
  404. bad_save_user_regs
  405. bl do_prefetch_abort
  406. .align 5
  407. data_abort:
  408. get_bad_stack
  409. bad_save_user_regs
  410. bl do_data_abort
  411. .align 5
  412. not_used:
  413. get_bad_stack
  414. bad_save_user_regs
  415. bl do_not_used
  416. #ifdef CONFIG_USE_IRQ
  417. .align 5
  418. irq:
  419. get_irq_stack
  420. irq_save_user_regs
  421. bl do_irq
  422. irq_restore_user_regs
  423. .align 5
  424. fiq:
  425. get_fiq_stack
  426. /* someone ought to write a more effiction fiq_save_user_regs */
  427. irq_save_user_regs
  428. bl do_fiq
  429. irq_restore_user_regs
  430. #else
  431. .align 5
  432. irq:
  433. get_bad_stack
  434. bad_save_user_regs
  435. bl do_irq
  436. .align 5
  437. fiq:
  438. get_bad_stack
  439. bad_save_user_regs
  440. bl do_fiq
  441. #endif
  442. #endif /* CONFIG_SPL_BUILD */