start.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540
  1. /*
  2. * armboot - Startup Code for ARM1176 CPU-core
  3. *
  4. * Copyright (c) 2007 Samsung Electronics
  5. *
  6. * Copyright (C) 2008
  7. * Guennadi Liakhovetki, DENX Software Engineering, <lg@denx.de>
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. *
  27. * 2007-09-21 - Restructured codes by jsgood (jsgood.yang@samsung.com)
  28. * 2007-09-21 - Added MoviNAND and OneNAND boot codes by
  29. * jsgood (jsgood.yang@samsung.com)
  30. * Base codes by scsuh (sc.suh)
  31. */
  32. #include <asm-offsets.h>
  33. #include <config.h>
  34. #include <version.h>
  35. #ifdef CONFIG_ENABLE_MMU
  36. #include <asm/proc/domain.h>
  37. #endif
  38. #if !defined(CONFIG_ENABLE_MMU) && !defined(CONFIG_SYS_PHY_UBOOT_BASE)
  39. #define CONFIG_SYS_PHY_UBOOT_BASE CONFIG_SYS_UBOOT_BASE
  40. #endif
  41. /*
  42. *************************************************************************
  43. *
  44. * Jump vector table as in table 3.1 in [1]
  45. *
  46. *************************************************************************
  47. */
  48. .globl _start
  49. _start: b reset
  50. #ifndef CONFIG_NAND_SPL
  51. ldr pc, _undefined_instruction
  52. ldr pc, _software_interrupt
  53. ldr pc, _prefetch_abort
  54. ldr pc, _data_abort
  55. ldr pc, _not_used
  56. ldr pc, _irq
  57. ldr pc, _fiq
  58. _undefined_instruction:
  59. .word undefined_instruction
  60. _software_interrupt:
  61. .word software_interrupt
  62. _prefetch_abort:
  63. .word prefetch_abort
  64. _data_abort:
  65. .word data_abort
  66. _not_used:
  67. .word not_used
  68. _irq:
  69. .word irq
  70. _fiq:
  71. .word fiq
  72. _pad:
  73. .word 0x12345678 /* now 16*4=64 */
  74. #else
  75. . = _start + 64
  76. #endif
  77. .global _end_vect
  78. _end_vect:
  79. .balignl 16,0xdeadbeef
  80. /*
  81. *************************************************************************
  82. *
  83. * Startup Code (reset vector)
  84. *
  85. * do important init only if we don't start from memory!
  86. * setup Memory and board specific bits prior to relocation.
  87. * relocate armboot to ram
  88. * setup stack
  89. *
  90. *************************************************************************
  91. */
  92. .globl _TEXT_BASE
  93. _TEXT_BASE:
  94. #ifdef CONFIG_NAND_SPL /* deprecated, use instead CONFIG_SPL_BUILD */
  95. .word CONFIG_SYS_TEXT_BASE
  96. #else
  97. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
  98. .word CONFIG_SPL_TEXT_BASE
  99. #else
  100. .word CONFIG_SYS_TEXT_BASE
  101. #endif
  102. #endif
  103. /*
  104. * Below variable is very important because we use MMU in U-Boot.
  105. * Without it, we cannot run code correctly before MMU is ON.
  106. * by scsuh.
  107. */
  108. _TEXT_PHY_BASE:
  109. .word CONFIG_SYS_PHY_UBOOT_BASE
  110. /*
  111. * These are defined in the board-specific linker script.
  112. * Subtracting _start from them lets the linker put their
  113. * relative position in the executable instead of leaving
  114. * them null.
  115. */
  116. .globl _bss_start_ofs
  117. _bss_start_ofs:
  118. .word __bss_start - _start
  119. .globl _bss_end_ofs
  120. _bss_end_ofs:
  121. .word __bss_end - _start
  122. .globl _end_ofs
  123. _end_ofs:
  124. .word _end - _start
  125. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  126. .globl IRQ_STACK_START_IN
  127. IRQ_STACK_START_IN:
  128. .word 0x0badc0de
  129. /*
  130. * the actual reset code
  131. */
  132. reset:
  133. /*
  134. * set the cpu to SVC32 mode
  135. */
  136. mrs r0, cpsr
  137. bic r0, r0, #0x3f
  138. orr r0, r0, #0xd3
  139. msr cpsr, r0
  140. /*
  141. *************************************************************************
  142. *
  143. * CPU_init_critical registers
  144. *
  145. * setup important registers
  146. * setup memory timing
  147. *
  148. *************************************************************************
  149. */
  150. /*
  151. * we do sys-critical inits only at reboot,
  152. * not when booting from ram!
  153. */
  154. cpu_init_crit:
  155. /*
  156. * When booting from NAND - it has definitely been a reset, so, no need
  157. * to flush caches and disable the MMU
  158. */
  159. #ifndef CONFIG_NAND_SPL
  160. /*
  161. * flush v4 I/D caches
  162. */
  163. mov r0, #0
  164. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  165. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  166. /*
  167. * disable MMU stuff and caches
  168. */
  169. mrc p15, 0, r0, c1, c0, 0
  170. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  171. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  172. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  173. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  174. /* Prepare to disable the MMU */
  175. adr r2, mmu_disable_phys
  176. sub r2, r2, #(CONFIG_SYS_PHY_UBOOT_BASE - CONFIG_SYS_TEXT_BASE)
  177. b mmu_disable
  178. .align 5
  179. /* Run in a single cache-line */
  180. mmu_disable:
  181. mcr p15, 0, r0, c1, c0, 0
  182. nop
  183. nop
  184. mov pc, r2
  185. mmu_disable_phys:
  186. #ifdef CONFIG_DISABLE_TCM
  187. /*
  188. * Disable the TCMs
  189. */
  190. mrc p15, 0, r0, c0, c0, 2 /* Return TCM details */
  191. cmp r0, #0
  192. beq skip_tcmdisable
  193. mov r1, #0
  194. mov r2, #1
  195. tst r0, r2
  196. mcrne p15, 0, r1, c9, c1, 1 /* Disable Instruction TCM if present*/
  197. tst r0, r2, LSL #16
  198. mcrne p15, 0, r1, c9, c1, 0 /* Disable Data TCM if present*/
  199. skip_tcmdisable:
  200. #endif
  201. #endif
  202. #ifdef CONFIG_PERIPORT_REMAP
  203. /* Peri port setup */
  204. ldr r0, =CONFIG_PERIPORT_BASE
  205. orr r0, r0, #CONFIG_PERIPORT_SIZE
  206. mcr p15,0,r0,c15,c2,4
  207. #endif
  208. /*
  209. * Go setup Memory and board specific bits prior to relocation.
  210. */
  211. bl lowlevel_init /* go setup pll,mux,memory */
  212. bl _main
  213. /*------------------------------------------------------------------------------*/
  214. /*
  215. * void relocate_code (addr_sp, gd, addr_moni)
  216. *
  217. * This function relocates the monitor code.
  218. */
  219. .globl relocate_code
  220. relocate_code:
  221. mov r4, r0 /* save addr_sp */
  222. mov r5, r1 /* save addr of gd */
  223. mov r6, r2 /* save addr of destination */
  224. adr r0, _start
  225. subs r9, r6, r0 /* r9 <- relocation offset */
  226. beq relocate_done /* skip relocation */
  227. mov r1, r6 /* r1 <- scratch for copy_loop */
  228. ldr r3, _bss_start_ofs
  229. add r2, r0, r3 /* r2 <- source end address */
  230. copy_loop:
  231. ldmia r0!, {r10-r11} /* copy from source address [r0] */
  232. stmia r1!, {r10-r11} /* copy to target address [r1] */
  233. cmp r0, r2 /* until source end address [r2] */
  234. blo copy_loop
  235. #ifndef CONFIG_SPL_BUILD
  236. /*
  237. * fix .rel.dyn relocations
  238. */
  239. ldr r0, _TEXT_BASE /* r0 <- Text base */
  240. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  241. add r10, r10, r0 /* r10 <- sym table in FLASH */
  242. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  243. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  244. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  245. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  246. fixloop:
  247. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  248. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  249. ldr r1, [r2, #4]
  250. and r7, r1, #0xff
  251. cmp r7, #23 /* relative fixup? */
  252. beq fixrel
  253. cmp r7, #2 /* absolute fixup? */
  254. beq fixabs
  255. /* ignore unknown type of fixup */
  256. b fixnext
  257. fixabs:
  258. /* absolute fix: set location to (offset) symbol value */
  259. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  260. add r1, r10, r1 /* r1 <- address of symbol in table */
  261. ldr r1, [r1, #4] /* r1 <- symbol value */
  262. add r1, r1, r9 /* r1 <- relocated sym addr */
  263. b fixnext
  264. fixrel:
  265. /* relative fix: increase location by offset */
  266. ldr r1, [r0]
  267. add r1, r1, r9
  268. fixnext:
  269. str r1, [r0]
  270. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  271. cmp r2, r3
  272. blo fixloop
  273. #endif
  274. #ifdef CONFIG_ENABLE_MMU
  275. enable_mmu:
  276. /* enable domain access */
  277. ldr r5, =0x0000ffff
  278. mcr p15, 0, r5, c3, c0, 0 /* load domain access register */
  279. /* Set the TTB register */
  280. ldr r0, _mmu_table_base
  281. ldr r1, =CONFIG_SYS_PHY_UBOOT_BASE
  282. ldr r2, =0xfff00000
  283. bic r0, r0, r2
  284. orr r1, r0, r1
  285. mcr p15, 0, r1, c2, c0, 0
  286. /* Enable the MMU */
  287. mrc p15, 0, r0, c1, c0, 0
  288. orr r0, r0, #1 /* Set CR_M to enable MMU */
  289. /* Prepare to enable the MMU */
  290. adr r1, skip_hw_init
  291. and r1, r1, #0x3fc
  292. ldr r2, _TEXT_BASE
  293. ldr r3, =0xfff00000
  294. and r2, r2, r3
  295. orr r2, r2, r1
  296. b mmu_enable
  297. .align 5
  298. /* Run in a single cache-line */
  299. mmu_enable:
  300. mcr p15, 0, r0, c1, c0, 0
  301. nop
  302. nop
  303. mov pc, r2
  304. skip_hw_init:
  305. #endif
  306. relocate_done:
  307. bx lr
  308. _rel_dyn_start_ofs:
  309. .word __rel_dyn_start - _start
  310. _rel_dyn_end_ofs:
  311. .word __rel_dyn_end - _start
  312. _dynsym_start_ofs:
  313. .word __dynsym_start - _start
  314. #ifdef CONFIG_ENABLE_MMU
  315. _mmu_table_base:
  316. .word mmu_table
  317. #endif
  318. .globl c_runtime_cpu_setup
  319. c_runtime_cpu_setup:
  320. mov pc, lr
  321. #ifndef CONFIG_NAND_SPL
  322. /*
  323. * we assume that cache operation is done before. (eg. cleanup_before_linux())
  324. * actually, we don't need to do anything about cache if not use d-cache in
  325. * U-Boot. So, in this function we clean only MMU. by scsuh
  326. *
  327. * void theLastJump(void *kernel, int arch_num, uint boot_params);
  328. */
  329. #ifdef CONFIG_ENABLE_MMU
  330. .globl theLastJump
  331. theLastJump:
  332. mov r9, r0
  333. ldr r3, =0xfff00000
  334. ldr r4, _TEXT_PHY_BASE
  335. adr r5, phy_last_jump
  336. bic r5, r5, r3
  337. orr r5, r5, r4
  338. mov pc, r5
  339. phy_last_jump:
  340. /*
  341. * disable MMU stuff
  342. */
  343. mrc p15, 0, r0, c1, c0, 0
  344. bic r0, r0, #0x00002300 /* clear bits 13, 9:8 (--V- --RS) */
  345. bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */
  346. orr r0, r0, #0x00000002 /* set bit 2 (A) Align */
  347. orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */
  348. mcr p15, 0, r0, c1, c0, 0
  349. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  350. mov r0, #0
  351. mov pc, r9
  352. #endif
  353. /*
  354. *************************************************************************
  355. *
  356. * Interrupt handling
  357. *
  358. *************************************************************************
  359. */
  360. @
  361. @ IRQ stack frame.
  362. @
  363. #define S_FRAME_SIZE 72
  364. #define S_OLD_R0 68
  365. #define S_PSR 64
  366. #define S_PC 60
  367. #define S_LR 56
  368. #define S_SP 52
  369. #define S_IP 48
  370. #define S_FP 44
  371. #define S_R10 40
  372. #define S_R9 36
  373. #define S_R8 32
  374. #define S_R7 28
  375. #define S_R6 24
  376. #define S_R5 20
  377. #define S_R4 16
  378. #define S_R3 12
  379. #define S_R2 8
  380. #define S_R1 4
  381. #define S_R0 0
  382. #define MODE_SVC 0x13
  383. #define I_BIT 0x80
  384. /*
  385. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  386. */
  387. .macro bad_save_user_regs
  388. /* carve out a frame on current user stack */
  389. sub sp, sp, #S_FRAME_SIZE
  390. /* Save user registers (now in svc mode) r0-r12 */
  391. stmia sp, {r0 - r12}
  392. ldr r2, IRQ_STACK_START_IN
  393. /* get values for "aborted" pc and cpsr (into parm regs) */
  394. ldmia r2, {r2 - r3}
  395. /* grab pointer to old stack */
  396. add r0, sp, #S_FRAME_SIZE
  397. add r5, sp, #S_SP
  398. mov r1, lr
  399. /* save sp_SVC, lr_SVC, pc, cpsr */
  400. stmia r5, {r0 - r3}
  401. /* save current stack into r0 (param register) */
  402. mov r0, sp
  403. .endm
  404. .macro get_bad_stack
  405. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  406. /* save caller lr in position 0 of saved stack */
  407. str lr, [r13]
  408. /* get the spsr */
  409. mrs lr, spsr
  410. /* save spsr in position 1 of saved stack */
  411. str lr, [r13, #4]
  412. /* prepare SVC-Mode */
  413. mov r13, #MODE_SVC
  414. @ msr spsr_c, r13
  415. /* switch modes, make sure moves will execute */
  416. msr spsr, r13
  417. /* capture return pc */
  418. mov lr, pc
  419. /* jump to next instruction & switch modes. */
  420. movs pc, lr
  421. .endm
  422. .macro get_bad_stack_swi
  423. /* space on current stack for scratch reg. */
  424. sub r13, r13, #4
  425. /* save R0's value. */
  426. str r0, [r13]
  427. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  428. /* save caller lr in position 0 of saved stack */
  429. str lr, [r0]
  430. /* get the spsr */
  431. mrs r0, spsr
  432. /* save spsr in position 1 of saved stack */
  433. str lr, [r0, #4]
  434. /* restore r0 */
  435. ldr r0, [r13]
  436. /* pop stack entry */
  437. add r13, r13, #4
  438. .endm
  439. /*
  440. * exception handlers
  441. */
  442. .align 5
  443. undefined_instruction:
  444. get_bad_stack
  445. bad_save_user_regs
  446. bl do_undefined_instruction
  447. .align 5
  448. software_interrupt:
  449. get_bad_stack_swi
  450. bad_save_user_regs
  451. bl do_software_interrupt
  452. .align 5
  453. prefetch_abort:
  454. get_bad_stack
  455. bad_save_user_regs
  456. bl do_prefetch_abort
  457. .align 5
  458. data_abort:
  459. get_bad_stack
  460. bad_save_user_regs
  461. bl do_data_abort
  462. .align 5
  463. not_used:
  464. get_bad_stack
  465. bad_save_user_regs
  466. bl do_not_used
  467. .align 5
  468. irq:
  469. get_bad_stack
  470. bad_save_user_regs
  471. bl do_irq
  472. .align 5
  473. fiq:
  474. get_bad_stack
  475. bad_save_user_regs
  476. bl do_fiq
  477. #endif /* CONFIG_NAND_SPL */