serial_smc.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462
  1. /*
  2. * (C) Copyright 2000, 2001, 2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. *
  23. * Hacked for MPC8260 by Murray.Jensen@cmst.csiro.au, 19-Oct-00, with
  24. * changes based on the file arch/ppc/mbxboot/m8260_tty.c from the
  25. * Linux/PPC sources (m8260_tty.c had no copyright info in it).
  26. */
  27. /*
  28. * Minimal serial functions needed to use one of the SMC ports
  29. * as serial console interface.
  30. */
  31. #include <common.h>
  32. #include <mpc8260.h>
  33. #include <asm/cpm_8260.h>
  34. #if defined(CONFIG_CONS_ON_SMC)
  35. #if CONFIG_CONS_INDEX == 1 /* Console on SMC1 */
  36. #define SMC_INDEX 0
  37. #define PROFF_SMC_BASE PROFF_SMC1_BASE
  38. #define PROFF_SMC PROFF_SMC1
  39. #define CPM_CR_SMC_PAGE CPM_CR_SMC1_PAGE
  40. #define CPM_CR_SMC_SBLOCK CPM_CR_SMC1_SBLOCK
  41. #define CMXSMR_MASK (CMXSMR_SMC1|CMXSMR_SMC1CS_MSK)
  42. #define CMXSMR_VALUE CMXSMR_SMC1CS_BRG7
  43. #elif CONFIG_CONS_INDEX == 2 /* Console on SMC2 */
  44. #define SMC_INDEX 1
  45. #define PROFF_SMC_BASE PROFF_SMC2_BASE
  46. #define PROFF_SMC PROFF_SMC2
  47. #define CPM_CR_SMC_PAGE CPM_CR_SMC2_PAGE
  48. #define CPM_CR_SMC_SBLOCK CPM_CR_SMC2_SBLOCK
  49. #define CMXSMR_MASK (CMXSMR_SMC2|CMXSMR_SMC2CS_MSK)
  50. #define CMXSMR_VALUE CMXSMR_SMC2CS_BRG8
  51. #else
  52. #error "console not correctly defined"
  53. #endif
  54. /* map rs_table index to baud rate generator index */
  55. static unsigned char brg_map[] = {
  56. 6, /* BRG7 for SMC1 */
  57. 7, /* BRG8 for SMC2 */
  58. 0, /* BRG1 for SCC1 */
  59. 1, /* BRG1 for SCC2 */
  60. 2, /* BRG1 for SCC3 */
  61. 3, /* BRG1 for SCC4 */
  62. };
  63. int serial_init (void)
  64. {
  65. volatile immap_t *im = (immap_t *)CFG_IMMR;
  66. volatile smc_t *sp;
  67. volatile smc_uart_t *up;
  68. volatile cbd_t *tbdf, *rbdf;
  69. volatile cpm8260_t *cp = &(im->im_cpm);
  70. uint dpaddr;
  71. /* initialize pointers to SMC */
  72. sp = (smc_t *) &(im->im_smc[SMC_INDEX]);
  73. *(ushort *)(&im->im_dprambase[PROFF_SMC_BASE]) = PROFF_SMC;
  74. up = (smc_uart_t *)&im->im_dprambase[PROFF_SMC];
  75. /* Disable transmitter/receiver.
  76. */
  77. sp->smc_smcmr &= ~(SMCMR_REN | SMCMR_TEN);
  78. /* NOTE: I/O port pins are set up via the iop_conf_tab[] table */
  79. /* Allocate space for two buffer descriptors in the DP ram.
  80. * damm: allocating space after the two buffers for rx/tx data
  81. */
  82. dpaddr = m8260_cpm_dpalloc((2 * sizeof (cbd_t)) + 2, 16);
  83. /* Set the physical address of the host memory buffers in
  84. * the buffer descriptors.
  85. */
  86. rbdf = (cbd_t *)&im->im_dprambase[dpaddr];
  87. rbdf->cbd_bufaddr = (uint) (rbdf+2);
  88. rbdf->cbd_sc = 0;
  89. tbdf = rbdf + 1;
  90. tbdf->cbd_bufaddr = ((uint) (rbdf+2)) + 1;
  91. tbdf->cbd_sc = 0;
  92. /* Set up the uart parameters in the parameter ram.
  93. */
  94. up->smc_rbase = dpaddr;
  95. up->smc_tbase = dpaddr+sizeof(cbd_t);
  96. up->smc_rfcr = CPMFCR_EB;
  97. up->smc_tfcr = CPMFCR_EB;
  98. up->smc_brklen = 0;
  99. up->smc_brkec = 0;
  100. up->smc_brkcr = 0;
  101. /* Set UART mode, 8 bit, no parity, one stop.
  102. * Enable receive and transmit.
  103. */
  104. sp->smc_smcmr = smcr_mk_clen(9) | SMCMR_SM_UART;
  105. /* Mask all interrupts and remove anything pending.
  106. */
  107. sp->smc_smcm = 0;
  108. sp->smc_smce = 0xff;
  109. /* put the SMC channel into NMSI (non multiplexd serial interface)
  110. * mode and wire either BRG7 to SMC1 or BRG8 to SMC2 (15-17).
  111. */
  112. im->im_cpmux.cmx_smr = (im->im_cpmux.cmx_smr&~CMXSMR_MASK)|CMXSMR_VALUE;
  113. /* Set up the baud rate generator.
  114. */
  115. serial_setbrg ();
  116. /* Make the first buffer the only buffer.
  117. */
  118. tbdf->cbd_sc |= BD_SC_WRAP;
  119. rbdf->cbd_sc |= BD_SC_EMPTY | BD_SC_WRAP;
  120. /* Single character receive.
  121. */
  122. up->smc_mrblr = 1;
  123. up->smc_maxidl = 0;
  124. /* Initialize Tx/Rx parameters.
  125. */
  126. while (cp->cp_cpcr & CPM_CR_FLG) /* wait if cp is busy */
  127. ;
  128. cp->cp_cpcr = mk_cr_cmd(CPM_CR_SMC_PAGE, CPM_CR_SMC_SBLOCK,
  129. 0, CPM_CR_INIT_TRX) | CPM_CR_FLG;
  130. while (cp->cp_cpcr & CPM_CR_FLG) /* wait if cp is busy */
  131. ;
  132. /* Enable transmitter/receiver.
  133. */
  134. sp->smc_smcmr |= SMCMR_REN | SMCMR_TEN;
  135. return (0);
  136. }
  137. void
  138. serial_setbrg (void)
  139. {
  140. DECLARE_GLOBAL_DATA_PTR;
  141. #if defined(CONFIG_CONS_USE_EXTC)
  142. m8260_cpm_extcbrg(brg_map[SMC_INDEX], gd->baudrate,
  143. CONFIG_CONS_EXTC_RATE, CONFIG_CONS_EXTC_PINSEL);
  144. #else
  145. m8260_cpm_setbrg(brg_map[SMC_INDEX], gd->baudrate);
  146. #endif
  147. }
  148. void
  149. serial_putc(const char c)
  150. {
  151. volatile cbd_t *tbdf;
  152. volatile char *buf;
  153. volatile smc_uart_t *up;
  154. volatile immap_t *im = (immap_t *)CFG_IMMR;
  155. if (c == '\n')
  156. serial_putc ('\r');
  157. up = (smc_uart_t *)&(im->im_dprambase[PROFF_SMC]);
  158. tbdf = (cbd_t *)&im->im_dprambase[up->smc_tbase];
  159. /* Wait for last character to go.
  160. */
  161. buf = (char *)tbdf->cbd_bufaddr;
  162. while (tbdf->cbd_sc & BD_SC_READY)
  163. ;
  164. *buf = c;
  165. tbdf->cbd_datlen = 1;
  166. tbdf->cbd_sc |= BD_SC_READY;
  167. }
  168. void
  169. serial_puts (const char *s)
  170. {
  171. while (*s) {
  172. serial_putc (*s++);
  173. }
  174. }
  175. int
  176. serial_getc(void)
  177. {
  178. volatile cbd_t *rbdf;
  179. volatile unsigned char *buf;
  180. volatile smc_uart_t *up;
  181. volatile immap_t *im = (immap_t *)CFG_IMMR;
  182. unsigned char c;
  183. up = (smc_uart_t *)&(im->im_dprambase[PROFF_SMC]);
  184. rbdf = (cbd_t *)&im->im_dprambase[up->smc_rbase];
  185. /* Wait for character to show up.
  186. */
  187. buf = (unsigned char *)rbdf->cbd_bufaddr;
  188. while (rbdf->cbd_sc & BD_SC_EMPTY)
  189. ;
  190. c = *buf;
  191. rbdf->cbd_sc |= BD_SC_EMPTY;
  192. return(c);
  193. }
  194. int
  195. serial_tstc()
  196. {
  197. volatile cbd_t *rbdf;
  198. volatile smc_uart_t *up;
  199. volatile immap_t *im = (immap_t *)CFG_IMMR;
  200. up = (smc_uart_t *)&(im->im_dprambase[PROFF_SMC]);
  201. rbdf = (cbd_t *)&im->im_dprambase[up->smc_rbase];
  202. return(!(rbdf->cbd_sc & BD_SC_EMPTY));
  203. }
  204. #endif /* CONFIG_CONS_ON_SMC */
  205. #if defined(CONFIG_KGDB_ON_SMC)
  206. #if defined(CONFIG_CONS_ON_SMC) && CONFIG_KGDB_INDEX == CONFIG_CONS_INDEX
  207. #error Whoops! serial console and kgdb are on the same smc serial port
  208. #endif
  209. #if CONFIG_KGDB_INDEX == 1 /* KGDB Port on SMC1 */
  210. #define KGDB_SMC_INDEX 0
  211. #define KGDB_PROFF_SMC_BASE PROFF_SMC1_BASE
  212. #define KGDB_PROFF_SMC PROFF_SMC1
  213. #define KGDB_CPM_CR_SMC_PAGE CPM_CR_SMC1_PAGE
  214. #define KGDB_CPM_CR_SMC_SBLOCK CPM_CR_SMC1_SBLOCK
  215. #define KGDB_CMXSMR_MASK (CMXSMR_SMC1|CMXSMR_SMC1CS_MSK)
  216. #define KGDB_CMXSMR_VALUE CMXSMR_SMC1CS_BRG7
  217. #elif CONFIG_KGDB_INDEX == 2 /* KGDB Port on SMC2 */
  218. #define KGDB_SMC_INDEX 1
  219. #define KGDB_PROFF_SMC_BASE PROFF_SMC2_BASE
  220. #define KGDB_PROFF_SMC PROFF_SMC2
  221. #define KGDB_CPM_CR_SMC_PAGE CPM_CR_SMC2_PAGE
  222. #define KGDB_CPM_CR_SMC_SBLOCK CPM_CR_SMC2_SBLOCK
  223. #define KGDB_CMXSMR_MASK (CMXSMR_SMC2|CMXSMR_SMC2CS_MSK)
  224. #define KGDB_CMXSMR_VALUE CMXSMR_SMC2CS_BRG8
  225. #else
  226. #error "console not correctly defined"
  227. #endif
  228. void
  229. kgdb_serial_init (void)
  230. {
  231. volatile immap_t *im = (immap_t *)CFG_IMMR;
  232. volatile smc_t *sp;
  233. volatile smc_uart_t *up;
  234. volatile cbd_t *tbdf, *rbdf;
  235. volatile cpm8260_t *cp = &(im->im_cpm);
  236. uint dpaddr, speed = CONFIG_KGDB_BAUDRATE;
  237. char *s, *e;
  238. if ((s = getenv("kgdbrate")) != NULL && *s != '\0') {
  239. ulong rate = simple_strtoul(s, &e, 10);
  240. if (e > s && *e == '\0')
  241. speed = rate;
  242. }
  243. /* initialize pointers to SMC */
  244. sp = (smc_t *) &(im->im_smc[KGDB_SMC_INDEX]);
  245. *(ushort *)(&im->im_dprambase[KGDB_PROFF_SMC_BASE]) = KGDB_PROFF_SMC;
  246. up = (smc_uart_t *)&im->im_dprambase[KGDB_PROFF_SMC];
  247. /* Disable transmitter/receiver.
  248. */
  249. sp->smc_smcmr &= ~(SMCMR_REN | SMCMR_TEN);
  250. /* NOTE: I/O port pins are set up via the iop_conf_tab[] table */
  251. /* Allocate space for two buffer descriptors in the DP ram.
  252. * damm: allocating space after the two buffers for rx/tx data
  253. */
  254. dpaddr = m8260_cpm_dpalloc((2 * sizeof (cbd_t)) + 2, 16);
  255. /* Set the physical address of the host memory buffers in
  256. * the buffer descriptors.
  257. */
  258. rbdf = (cbd_t *)&im->im_dprambase[dpaddr];
  259. rbdf->cbd_bufaddr = (uint) (rbdf+2);
  260. rbdf->cbd_sc = 0;
  261. tbdf = rbdf + 1;
  262. tbdf->cbd_bufaddr = ((uint) (rbdf+2)) + 1;
  263. tbdf->cbd_sc = 0;
  264. /* Set up the uart parameters in the parameter ram.
  265. */
  266. up->smc_rbase = dpaddr;
  267. up->smc_tbase = dpaddr+sizeof(cbd_t);
  268. up->smc_rfcr = CPMFCR_EB;
  269. up->smc_tfcr = CPMFCR_EB;
  270. up->smc_brklen = 0;
  271. up->smc_brkec = 0;
  272. up->smc_brkcr = 0;
  273. /* Set UART mode, 8 bit, no parity, one stop.
  274. * Enable receive and transmit.
  275. */
  276. sp->smc_smcmr = smcr_mk_clen(9) | SMCMR_SM_UART;
  277. /* Mask all interrupts and remove anything pending.
  278. */
  279. sp->smc_smcm = 0;
  280. sp->smc_smce = 0xff;
  281. /* put the SMC channel into NMSI (non multiplexd serial interface)
  282. * mode and wire either BRG7 to SMC1 or BRG8 to SMC2 (15-17).
  283. */
  284. im->im_cpmux.cmx_smr =
  285. (im->im_cpmux.cmx_smr & ~KGDB_CMXSMR_MASK) | KGDB_CMXSMR_VALUE;
  286. /* Set up the baud rate generator.
  287. */
  288. #if defined(CONFIG_KGDB_USE_EXTC)
  289. m8260_cpm_extcbrg(KGDB_SMC_INDEX, speed,
  290. CONFIG_KGDB_EXTC_RATE, CONFIG_KGDB_EXTC_PINSEL);
  291. #else
  292. m8260_cpm_setbrg(KGDB_SMC_INDEX, speed);
  293. #endif
  294. /* Make the first buffer the only buffer.
  295. */
  296. tbdf->cbd_sc |= BD_SC_WRAP;
  297. rbdf->cbd_sc |= BD_SC_EMPTY | BD_SC_WRAP;
  298. /* Single character receive.
  299. */
  300. up->smc_mrblr = 1;
  301. up->smc_maxidl = 0;
  302. /* Initialize Tx/Rx parameters.
  303. */
  304. while (cp->cp_cpcr & CPM_CR_FLG) /* wait if cp is busy */
  305. ;
  306. cp->cp_cpcr = mk_cr_cmd(KGDB_CPM_CR_SMC_PAGE, KGDB_CPM_CR_SMC_SBLOCK,
  307. 0, CPM_CR_INIT_TRX) | CPM_CR_FLG;
  308. while (cp->cp_cpcr & CPM_CR_FLG) /* wait if cp is busy */
  309. ;
  310. /* Enable transmitter/receiver.
  311. */
  312. sp->smc_smcmr |= SMCMR_REN | SMCMR_TEN;
  313. printf("SMC%d at %dbps ", CONFIG_KGDB_INDEX, speed);
  314. }
  315. void
  316. putDebugChar(const char c)
  317. {
  318. volatile cbd_t *tbdf;
  319. volatile char *buf;
  320. volatile smc_uart_t *up;
  321. volatile immap_t *im = (immap_t *)CFG_IMMR;
  322. if (c == '\n')
  323. putDebugChar ('\r');
  324. up = (smc_uart_t *)&(im->im_dprambase[KGDB_PROFF_SMC]);
  325. tbdf = (cbd_t *)&im->im_dprambase[up->smc_tbase];
  326. /* Wait for last character to go.
  327. */
  328. buf = (char *)tbdf->cbd_bufaddr;
  329. while (tbdf->cbd_sc & BD_SC_READY)
  330. ;
  331. *buf = c;
  332. tbdf->cbd_datlen = 1;
  333. tbdf->cbd_sc |= BD_SC_READY;
  334. }
  335. void
  336. putDebugStr (const char *s)
  337. {
  338. while (*s) {
  339. putDebugChar (*s++);
  340. }
  341. }
  342. int
  343. getDebugChar(void)
  344. {
  345. volatile cbd_t *rbdf;
  346. volatile unsigned char *buf;
  347. volatile smc_uart_t *up;
  348. volatile immap_t *im = (immap_t *)CFG_IMMR;
  349. unsigned char c;
  350. up = (smc_uart_t *)&(im->im_dprambase[KGDB_PROFF_SMC]);
  351. rbdf = (cbd_t *)&im->im_dprambase[up->smc_rbase];
  352. /* Wait for character to show up.
  353. */
  354. buf = (unsigned char *)rbdf->cbd_bufaddr;
  355. while (rbdf->cbd_sc & BD_SC_EMPTY)
  356. ;
  357. c = *buf;
  358. rbdf->cbd_sc |= BD_SC_EMPTY;
  359. return(c);
  360. }
  361. void
  362. kgdb_interruptible(int yes)
  363. {
  364. return;
  365. }
  366. #endif /* CONFIG_KGDB_ON_SMC */