init.S 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132
  1. /*
  2. *
  3. * See file CREDITS for list of people who contributed to this
  4. * project.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include <ppc_asm.tmpl>
  22. #include <config.h>
  23. /* General */
  24. #define TLB_VALID 0x00000200
  25. /* Supported page sizes */
  26. #define SZ_1K 0x00000000
  27. #define SZ_4K 0x00000010
  28. #define SZ_16K 0x00000020
  29. #define SZ_64K 0x00000030
  30. #define SZ_256K 0x00000040
  31. #define SZ_1M 0x00000050
  32. #define SZ_16M 0x00000070
  33. #define SZ_256M 0x00000090
  34. /* Storage attributes */
  35. #define SA_W 0x00000800 /* Write-through */
  36. #define SA_I 0x00000400 /* Caching inhibited */
  37. #define SA_M 0x00000200 /* Memory coherence */
  38. #define SA_G 0x00000100 /* Guarded */
  39. #define SA_E 0x00000080 /* Endian */
  40. /* Access control */
  41. #define AC_X 0x00000024 /* Execute */
  42. #define AC_W 0x00000012 /* Write */
  43. #define AC_R 0x00000009 /* Read */
  44. /* Some handy macros */
  45. #define EPN(e) ((e) & 0xfffffc00)
  46. #define TLB0(epn,sz) ( (EPN((epn)) | (sz) | TLB_VALID ) )
  47. #define TLB1(rpn,erpn) ( ((rpn)&0xfffffc00) | (erpn) )
  48. #define TLB2(a) ( (a)&0x00000fbf )
  49. #define tlbtab_start\
  50. mflr r1 ;\
  51. bl 0f ;
  52. #define tlbtab_end\
  53. .long 0, 0, 0 ; \
  54. 0: mflr r0 ; \
  55. mtlr r1 ; \
  56. blr ;
  57. #define tlbentry(epn,sz,rpn,erpn,attr)\
  58. .long TLB0(epn,sz),TLB1(rpn,erpn),TLB2(attr)
  59. /**************************************************************************
  60. * TLB TABLE
  61. *
  62. * This table is used by the cpu boot code to setup the initial tlb
  63. * entries. Rather than make broad assumptions in the cpu source tree,
  64. * this table lets each board set things up however they like.
  65. *
  66. * Pointer to the table is returned in r1
  67. *
  68. *************************************************************************/
  69. .section .bootpg,"ax"
  70. .globl tlbtab
  71. tlbtab:
  72. tlbtab_start
  73. #if (CFG_LARGE_FLASH == 0xffc00000) /* if booting from large flash */
  74. /* large flash */
  75. tlbentry( 0xffc00000, SZ_1M, 0xffc00000, 1, AC_R|AC_W|AC_X|SA_G|SA_I|SA_W )
  76. tlbentry( 0xffd00000, SZ_1M, 0xffd00000, 1, AC_R|AC_W|AC_X|SA_G|SA_I|SA_W )
  77. tlbentry( 0xffe00000, SZ_1M, 0xffe00000, 1, AC_R|AC_W|AC_X|SA_G|SA_I|SA_W )
  78. tlbentry( 0xfff00000, SZ_1M, 0xfff00000, 1, AC_R|AC_W|AC_X|SA_G|SA_I|SA_W )
  79. tlbentry( 0xff800000, SZ_1M, 0xff800000, 1, AC_R|AC_W|AC_X|SA_G/*|SA_I*/ )
  80. tlbentry( 0xff900000, SZ_1M, 0xff900000, 1, AC_R|AC_W|AC_X|SA_G|SA_I|SA_W )
  81. #else /* else booting from small flash */
  82. tlbentry( 0xffe00000, SZ_1M, 0xffe00000, 1, AC_R|AC_W|AC_X|SA_G/*|SA_I*/ )
  83. tlbentry( 0xfff00000, SZ_1M, 0xfff00000, 1, AC_R|AC_W|AC_X|SA_G/*|SA_I*/ )
  84. tlbentry( 0xff800000, SZ_1M, 0xff800000, 1, AC_R|AC_W|AC_X|SA_G/*|SA_I*/ )
  85. tlbentry( 0xff900000, SZ_1M, 0xff900000, 1, AC_R|AC_W|AC_X|SA_G/*|SA_I*/ )
  86. tlbentry( 0xffa00000, SZ_1M, 0xffa00000, 1, AC_R|AC_W|AC_X|SA_G/*|SA_I*/ )
  87. tlbentry( 0xffb00000, SZ_1M, 0xffb00000, 1, AC_R|AC_W|AC_X|SA_G/*|SA_I*/ )
  88. #endif
  89. tlbentry( CFG_EPLD_BASE, SZ_256K, 0xff000000, 1, AC_R|AC_W|SA_G|SA_I )
  90. #if (CFG_SRAM_BASE != 0) /* if SRAM up high and SDRAM at zero */
  91. tlbentry( 0x00000000, SZ_256M, 0x00000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I )
  92. tlbentry( 0x10000000, SZ_256M, 0x10000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I )
  93. #elif (CFG_SMALL_FLASH == 0xff900000) /* else SRAM at 0 */
  94. tlbentry( 0x00000000, SZ_1M, 0xff800000, 1, AC_R|AC_W|AC_X|SA_G/*|SA_I*/ )
  95. #elif (CFG_SMALL_FLASH == 0xfff00000)
  96. tlbentry( 0x00000000, SZ_1M, 0xffe00000, 1, AC_R|AC_W|AC_X|SA_G/*|SA_I*/ )
  97. #else
  98. #error DONT KNOW SRAM LOCATION
  99. #endif
  100. /* internal ram (l2 cache) */
  101. tlbentry( CFG_ISRAM_BASE, SZ_256K, 0x80000000, 0, AC_R|AC_W|AC_X|SA_I )
  102. /* peripherals at f0000000 */
  103. tlbentry( CFG_PERIPHERAL_BASE, SZ_4K, CFG_PERIPHERAL_BASE, 1, AC_R|AC_W|SA_G|SA_I )
  104. /* PCI */
  105. #if (CONFIG_COMMANDS & CFG_CMD_PCI)
  106. tlbentry( CFG_PCI_BASE, SZ_256M, 0x00000000, 9, AC_R|AC_W|SA_G|SA_I )
  107. tlbentry( CFG_PCI_MEMBASE, SZ_256M, 0x10000000, 9, AC_R|AC_W|SA_G|SA_I )
  108. #endif
  109. tlbtab_end