eNET.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220
  1. /*
  2. * (C) Copyright 2008
  3. * Graeme Russ, graeme.russ@gmail.com.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/io.h>
  25. #include <asm/ic/sc520.h>
  26. #include <net.h>
  27. #include <netdev.h>
  28. #ifdef CONFIG_HW_WATCHDOG
  29. #include <watchdog.h>
  30. #endif
  31. #include "hardware.h"
  32. DECLARE_GLOBAL_DATA_PTR;
  33. #undef SC520_CDP_DEBUG
  34. #ifdef SC520_CDP_DEBUG
  35. #define PRINTF(fmt,args...) printf (fmt ,##args)
  36. #else
  37. #define PRINTF(fmt,args...)
  38. #endif
  39. unsigned long monitor_flash_len = CONFIG_SYS_MONITOR_LEN;
  40. void init_sc520_enet (void)
  41. {
  42. /* Set CPU Speed to 100MHz */
  43. writeb(0x01, &sc520_mmcr->cpuctl);
  44. /* wait at least one millisecond */
  45. asm("movl $0x2000,%%ecx\n"
  46. "0: pushl %%ecx\n"
  47. "popl %%ecx\n"
  48. "loop 0b\n": : : "ecx");
  49. /* turn on the SDRAM write buffer */
  50. writeb(0x11, &sc520_mmcr->dbctl);
  51. /* turn on the cache and disable write through */
  52. asm("movl %%cr0, %%eax\n"
  53. "andl $0x9fffffff, %%eax\n"
  54. "movl %%eax, %%cr0\n" : : : "eax");
  55. }
  56. /*
  57. * Miscellaneous platform dependent initializations
  58. */
  59. int board_early_init_f(void)
  60. {
  61. init_sc520_enet();
  62. writeb(0x01, &sc520_mmcr->gpcsrt); /* GP Chip Select Recovery Time */
  63. writeb(0x07, &sc520_mmcr->gpcspw); /* GP Chip Select Pulse Width */
  64. writeb(0x00, &sc520_mmcr->gpcsoff); /* GP Chip Select Offset */
  65. writeb(0x05, &sc520_mmcr->gprdw); /* GP Read pulse width */
  66. writeb(0x01, &sc520_mmcr->gprdoff); /* GP Read offset */
  67. writeb(0x05, &sc520_mmcr->gpwrw); /* GP Write pulse width */
  68. writeb(0x01, &sc520_mmcr->gpwroff); /* GP Write offset */
  69. writew(0x0630, &sc520_mmcr->piodata15_0); /* PIO15_PIO0 Data */
  70. writew(0x2000, &sc520_mmcr->piodata31_16); /* PIO31_PIO16 Data */
  71. writew(0x2000, &sc520_mmcr->piodir31_16); /* GPIO Direction */
  72. writew(0x87b5, &sc520_mmcr->piodir15_0); /* GPIO Direction */
  73. writew(0x0dfe, &sc520_mmcr->piopfs31_16); /* GPIO pin function 31-16 reg */
  74. writew(0x200a, &sc520_mmcr->piopfs15_0); /* GPIO pin function 15-0 reg */
  75. writeb(0xf8, &sc520_mmcr->cspfs); /* Chip Select Pin Function Select */
  76. writel(0x200713f8, &sc520_mmcr->par[2]); /* Uart A (GPCS0, 0x013f8, 8 Bytes) */
  77. writel(0x2c0712f8, &sc520_mmcr->par[3]); /* Uart B (GPCS3, 0x012f8, 8 Bytes) */
  78. writel(0x300711f8, &sc520_mmcr->par[4]); /* Uart C (GPCS4, 0x011f8, 8 Bytes) */
  79. writel(0x340710f8, &sc520_mmcr->par[5]); /* Uart D (GPCS5, 0x010f8, 8 Bytes) */
  80. writel(0xe3ffc000, &sc520_mmcr->par[6]); /* SDRAM (0x00000000, 128MB) */
  81. writel(0xaa3fd000, &sc520_mmcr->par[7]); /* StrataFlash (ROMCS1, 0x10000000, 16MB) */
  82. writel(0xca3fd100, &sc520_mmcr->par[8]); /* StrataFlash (ROMCS2, 0x11000000, 16MB) */
  83. writel(0x4203d900, &sc520_mmcr->par[9]); /* SRAM (GPCS0, 0x19000000, 1MB) */
  84. writel(0x4e03d910, &sc520_mmcr->par[10]); /* SRAM (GPCS3, 0x19100000, 1MB) */
  85. writel(0x50018100, &sc520_mmcr->par[11]); /* DP-RAM (GPCS4, 0x18100000, 4kB) */
  86. writel(0x54020000, &sc520_mmcr->par[12]); /* CFLASH1 (0x200000000, 4kB) */
  87. writel(0x5c020001, &sc520_mmcr->par[13]); /* CFLASH2 (0x200010000, 4kB) */
  88. /* writel(0x8bfff800, &sc520_mmcr->par14); */ /* BOOTCS at 0x18000000 */
  89. /* writel(0x38201000, &sc520_mmcr->par15); */ /* LEDs etc (GPCS6, 0x1000, 20 Bytes */
  90. /* Disable Watchdog */
  91. writew(0x3333, &sc520_mmcr->wdtmrctl);
  92. writew(0xcccc, &sc520_mmcr->wdtmrctl);
  93. writew(0x0000, &sc520_mmcr->wdtmrctl);
  94. /* Chip Select Configuration */
  95. writew(0x0033, &sc520_mmcr->bootcsctl);
  96. writew(0x0615, &sc520_mmcr->romcs1ctl);
  97. writew(0x0615, &sc520_mmcr->romcs2ctl);
  98. writeb(0x00, &sc520_mmcr->adddecctl);
  99. writeb(0x07, &sc520_mmcr->uart1ctl);
  100. writeb(0x07, &sc520_mmcr->uart2ctl);
  101. writeb(0x06, &sc520_mmcr->sysarbctl);
  102. writew(0x0003, &sc520_mmcr->sysarbmenb);
  103. return 0;
  104. }
  105. int board_early_init_r(void)
  106. {
  107. /* CPU Speed to 100MHz */
  108. gd->cpu_clk = 100000000;
  109. /* Crystal is 33.000MHz */
  110. gd->bus_clk = 33000000;
  111. return 0;
  112. }
  113. int dram_init(void)
  114. {
  115. init_sc520_dram();
  116. return 0;
  117. }
  118. void show_boot_progress(int val)
  119. {
  120. uchar led_mask;
  121. led_mask = 0x00;
  122. if (val < 0)
  123. led_mask |= LED_ERR_BITMASK;
  124. led_mask |= (uchar)(val & 0x001f);
  125. outb(led_mask, LED_LATCH_ADDRESS);
  126. }
  127. int last_stage_init(void)
  128. {
  129. int minor;
  130. int major;
  131. major = minor = 0;
  132. printf("Serck Controls eNET\n");
  133. return 0;
  134. }
  135. ulong board_flash_get_legacy (ulong base, int banknum, flash_info_t * info)
  136. {
  137. if (banknum == 0) { /* non-CFI boot flash */
  138. info->portwidth = FLASH_CFI_8BIT;
  139. info->chipwidth = FLASH_CFI_BY8;
  140. info->interface = FLASH_CFI_X8;
  141. return 1;
  142. } else
  143. return 0;
  144. }
  145. int board_eth_init(bd_t *bis)
  146. {
  147. return pci_eth_init(bis);
  148. }
  149. void setup_pcat_compatibility()
  150. {
  151. /* disable global interrupt mode */
  152. writeb(0x40, &sc520_mmcr->picicr);
  153. /* set all irqs to edge */
  154. writeb(0x00, &sc520_mmcr->pic_mode[0]);
  155. writeb(0x00, &sc520_mmcr->pic_mode[1]);
  156. writeb(0x00, &sc520_mmcr->pic_mode[2]);
  157. /*
  158. * active low polarity on PIC interrupt pins,
  159. * active high polarity on all other irq pins
  160. */
  161. writew(0x0000,&sc520_mmcr->intpinpol);
  162. /* Set PIT 0 -> IRQ0, RTC -> IRQ8, FP error -> IRQ13 */
  163. writeb(SC520_IRQ0, &sc520_mmcr->pit_int_map[0]);
  164. writeb(SC520_IRQ8, &sc520_mmcr->rtcmap);
  165. writeb(SC520_IRQ13, &sc520_mmcr->ferrmap);
  166. /* Disable all other interrupt sources */
  167. writeb(SC520_IRQ_DISABLED, &sc520_mmcr->gp_tmr_int_map[0]);
  168. writeb(SC520_IRQ_DISABLED, &sc520_mmcr->gp_tmr_int_map[1]);
  169. writeb(SC520_IRQ_DISABLED, &sc520_mmcr->gp_tmr_int_map[2]);
  170. writeb(SC520_IRQ_DISABLED, &sc520_mmcr->pit_int_map[1]);
  171. writeb(SC520_IRQ_DISABLED, &sc520_mmcr->pit_int_map[2]);
  172. writeb(SC520_IRQ_DISABLED, &sc520_mmcr->pci_int_map[0]); /* disable PCI INT A */
  173. writeb(SC520_IRQ_DISABLED, &sc520_mmcr->pci_int_map[1]); /* disable PCI INT B */
  174. writeb(SC520_IRQ_DISABLED, &sc520_mmcr->pci_int_map[2]); /* disable PCI INT C */
  175. writeb(SC520_IRQ_DISABLED, &sc520_mmcr->pci_int_map[3]); /* disable PCI INT D */
  176. writeb(SC520_IRQ_DISABLED, &sc520_mmcr->dmabcintmap); /* disable DMA INT */
  177. writeb(SC520_IRQ_DISABLED, &sc520_mmcr->ssimap);
  178. writeb(SC520_IRQ_DISABLED, &sc520_mmcr->wdtmap);
  179. writeb(SC520_IRQ_DISABLED, &sc520_mmcr->wpvmap);
  180. writeb(SC520_IRQ_DISABLED, &sc520_mmcr->icemap);
  181. }