muas3001.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407
  1. /*
  2. * (C) Copyright 2008
  3. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_8260 1
  30. #define CONFIG_MPC8260 1
  31. #define CONFIG_MUAS3001 1
  32. #define CONFIG_CPM2 1 /* Has a CPM2 */
  33. /* Do boardspecific init */
  34. #define CONFIG_BOARD_EARLY_INIT_R 1
  35. /* enable Watchdog */
  36. #define CONFIG_WATCHDOG 1
  37. /*
  38. * Select serial console configuration
  39. *
  40. * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  41. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  42. * for SCC).
  43. */
  44. #define CONFIG_CONS_ON_SMC /* Console is on SMC */
  45. #undef CONFIG_CONS_ON_SCC /* It's not on SCC */
  46. #undef CONFIG_CONS_NONE /* It's not on external UART */
  47. #if defined(CONFIG_MUAS_DEV_BOARD)
  48. #define CONFIG_CONS_INDEX 2 /* SMC2 is used for console */
  49. #else
  50. #define CONFIG_CONS_INDEX 1 /* SMC1 is used for console */
  51. #endif
  52. /*
  53. * Select ethernet configuration
  54. *
  55. * If either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected,
  56. * then CONFIG_ETHER_INDEX must be set to the channel number (1-4 for
  57. * SCC, 1-3 for FCC)
  58. *
  59. * If CONFIG_ETHER_NONE is defined, then either the ethernet routines
  60. * must be defined elsewhere (as for the console), or CONFIG_CMD_NET
  61. * must be unset.
  62. */
  63. #undef CONFIG_ETHER_ON_SCC /* Ethernet is not on SCC */
  64. #define CONFIG_ETHER_ON_FCC /* Ethernet is on FCC */
  65. #undef CONFIG_ETHER_NONE /* No external Ethernet */
  66. #define CONFIG_ETHER_INDEX 1
  67. #define CONFIG_ETHER_ON_FCC1
  68. #define FCC_ENET
  69. /*
  70. * - Rx-CLK is CLK11
  71. * - Tx-CLK is CLK12
  72. */
  73. # define CFG_CMXFCR_VALUE (CMXFCR_RF1CS_CLK11 | CMXFCR_TF1CS_CLK12)
  74. # define CFG_CMXFCR_MASK (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | CMXFCR_TF1CS_MSK)
  75. /*
  76. * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
  77. */
  78. # define CFG_CPMFCR_RAMTYPE (0)
  79. /* know on local Bus */
  80. /* define CFG_CPMFCR_RAMTYPE (CPMFCR_DTB | CPMFCR_BDB) */
  81. /*
  82. * - Enable Full Duplex in FSMR
  83. */
  84. # define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
  85. #define CONFIG_MII /* MII PHY management */
  86. #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
  87. # define CFG_PHY_ADDR 1
  88. /*
  89. * GPIO pins used for bit-banged MII communications
  90. */
  91. #define MDIO_PORT 0 /* Port A */
  92. #define CFG_MDIO_PIN 0x00200000 /* PA10 */
  93. #define CFG_MDC_PIN 0x00400000 /* PA9 */
  94. #define MDIO_ACTIVE (iop->pdir |= CFG_MDIO_PIN)
  95. #define MDIO_TRISTATE (iop->pdir &= ~CFG_MDIO_PIN)
  96. #define MDIO_READ ((iop->pdat & CFG_MDIO_PIN) != 0)
  97. #define MDIO(bit) if(bit) iop->pdat |= CFG_MDIO_PIN; \
  98. else iop->pdat &= ~CFG_MDIO_PIN
  99. #define MDC(bit) if(bit) iop->pdat |= CFG_MDC_PIN; \
  100. else iop->pdat &= ~CFG_MDC_PIN
  101. #define MIIDELAY udelay(1)
  102. #ifndef CONFIG_8260_CLKIN
  103. #define CONFIG_8260_CLKIN 66000000 /* in Hz */
  104. #endif
  105. #define CONFIG_BAUDRATE 115200
  106. /*
  107. * Command line configuration.
  108. */
  109. #include <config_cmd_default.h>
  110. #define CONFIG_CMD_ECHO
  111. #define CONFIG_CMD_IMMAP
  112. #define CONFIG_CMD_MII
  113. #define CONFIG_CMD_PING
  114. #define CONFIG_CMD_I2C
  115. /*
  116. * Default environment settings
  117. */
  118. #define CONFIG_EXTRA_ENV_SETTINGS \
  119. "netdev=eth0\0" \
  120. "u-boot_addr_r=100000\0" \
  121. "kernel_addr_r=200000\0" \
  122. "fdt_addr_r=400000\0" \
  123. "rootpath=/opt/eldk/ppc_6xx\0" \
  124. "u-boot=muas3001/u-boot.bin\0" \
  125. "bootfile=muas3001/uImage\0" \
  126. "fdt_file=muas3001/muas3001.dtb\0" \
  127. "ramdisk_file=uRamdisk\0" \
  128. "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
  129. "update=prot off ff000000 ff03ffff; era ff000000 ff03ffff; " \
  130. "cp.b ${u-boot_addr_r} ff000000 ${filesize};" \
  131. "prot on ff000000 ff03ffff\0" \
  132. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  133. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  134. "nfsroot=${serverip}:${rootpath}\0" \
  135. "addcons=setenv bootargs ${bootargs} console=ttyCPM0,${baudrate}\0" \
  136. "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
  137. "addip=setenv bootargs ${bootargs} " \
  138. "ip=${ipaddr}:${serverip}:${gatewayip}:" \
  139. "${netmask}:${hostname}:${netdev}:off panic=1\0" \
  140. "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
  141. "tftp ${fdt_addr_r} ${fdt_file}; run nfsargs addip addcons;" \
  142. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  143. "net_self=tftp ${kernel_addr_r} ${bootfile}; " \
  144. "tftp ${fdt_addr_r} ${fdt_file}; " \
  145. "tftp ${ramdisk_addr} ${ramdisk_file}; " \
  146. "run ramargs addip; " \
  147. "bootm ${kernel_addr_r} ${ramdisk_addr} ${fdt_addr_r}\0" \
  148. "ramdisk_addr=ff210000\0" \
  149. "kernel_addr=ff050000\0" \
  150. "fdt_addr=ff200000\0" \
  151. "flash_self=run ramargs addip addcons;bootm ${kernel_addr}" \
  152. " ${ramdisk_addr} ${fdt_addr}\0" \
  153. "updateramdisk=era ${ramdisk_addr} +1f0000;tftpb ${kernel_addr_r}" \
  154. " ${ramdisk_file};" \
  155. "cp.b ${kernel_addr_r} ${ramdisk_addr} ${filesize}\0" \
  156. "updatekernel=era ${kernel_addr} +1b0000;tftpb ${kernel_addr_r}" \
  157. " ${bootfile};" \
  158. "cp.b ${kernel_addr_r} ${kernel_addr} ${filesize}\0" \
  159. "updatefdt=era ${fdt_addr} +10000;tftpb ${fdt_addr_r} ${fdt_file};" \
  160. "cp.b ${fdt_addr_r} ${fdt_addr} ${filesize}\0" \
  161. ""
  162. #define CONFIG_BOOTCOMMAND "run net_nfs"
  163. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  164. /*
  165. * Miscellaneous configurable options
  166. */
  167. #define CFG_HUSH_PARSER
  168. #define CFG_PROMPT_HUSH_PS2 "> "
  169. #define CFG_LONGHELP /* undef to save memory */
  170. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  171. #if defined(CONFIG_CMD_KGDB)
  172. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  173. #else
  174. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  175. #endif
  176. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  177. #define CFG_MAXARGS 16 /* max number of command args */
  178. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  179. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  180. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  181. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  182. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  183. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  184. #define CFG_SDRAM_BASE 0x00000000
  185. #define CFG_FLASH_BASE 0xFF000000
  186. #define CFG_FLASH_SIZE 32
  187. #define CFG_FLASH_CFI
  188. #define CONFIG_FLASH_CFI_DRIVER
  189. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks */
  190. #define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  191. #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
  192. #define CFG_MONITOR_BASE TEXT_BASE
  193. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  194. #define CFG_RAMBOOT
  195. #endif
  196. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256KB for Monitor */
  197. #define CFG_ENV_IS_IN_FLASH
  198. #ifdef CFG_ENV_IS_IN_FLASH
  199. #define CFG_ENV_SECT_SIZE 0x10000
  200. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  201. #endif /* CFG_ENV_IS_IN_FLASH */
  202. /*
  203. * I2C Bus
  204. */
  205. #define CONFIG_HARD_I2C 1 /* To enable I2C support */
  206. #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
  207. #define CFG_I2C_SLAVE 0x7F
  208. #define CFG_IMMR 0xF0000000
  209. #define CFG_DEFAULT_IMMR 0x0F010000
  210. #define CFG_INIT_RAM_ADDR CFG_IMMR
  211. #define CFG_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
  212. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  213. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  214. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  215. /* Hard reset configuration word */
  216. #define CFG_HRCW_MASTER 0x0E028200 /* BPS=11 CIP=1 ISB=010 BMS=1 */
  217. /* No slaves */
  218. #define CFG_HRCW_SLAVE1 0
  219. #define CFG_HRCW_SLAVE2 0
  220. #define CFG_HRCW_SLAVE3 0
  221. #define CFG_HRCW_SLAVE4 0
  222. #define CFG_HRCW_SLAVE5 0
  223. #define CFG_HRCW_SLAVE6 0
  224. #define CFG_HRCW_SLAVE7 0
  225. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  226. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  227. #define CFG_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
  228. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  229. #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPUs */
  230. #if defined(CONFIG_CMD_KGDB)
  231. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  232. #endif
  233. #define CFG_HID0_INIT 0
  234. #define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE)
  235. #define CFG_HID2 0
  236. #define CFG_SIUMCR 0x00200000
  237. #define CFG_BCR 0x004c0000
  238. #define CFG_SCCR 0x0
  239. /*-----------------------------------------------------------------------
  240. * SYPCR - System Protection Control 4-35
  241. * SYPCR can only be written once after reset!
  242. *-----------------------------------------------------------------------
  243. * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
  244. */
  245. #if defined(CONFIG_WATCHDOG)
  246. #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  247. SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
  248. #else
  249. #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  250. SYPCR_SWRI|SYPCR_SWP)
  251. #endif /* CONFIG_WATCHDOG */
  252. /*-----------------------------------------------------------------------
  253. * RMR - Reset Mode Register 5-5
  254. *-----------------------------------------------------------------------
  255. * turn on Checkstop Reset Enable
  256. */
  257. #define CFG_RMR 0
  258. /*-----------------------------------------------------------------------
  259. * TMCNTSC - Time Counter Status and Control 4-40
  260. *-----------------------------------------------------------------------
  261. * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
  262. * and enable Time Counter
  263. */
  264. #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  265. /*-----------------------------------------------------------------------
  266. * PISCR - Periodic Interrupt Status and Control 4-42
  267. *-----------------------------------------------------------------------
  268. * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
  269. * Periodic timer
  270. */
  271. #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  272. /*-----------------------------------------------------------------------
  273. * RCCR - RISC Controller Configuration 13-7
  274. *-----------------------------------------------------------------------
  275. */
  276. #define CFG_RCCR 0
  277. /*
  278. * Init Memory Controller:
  279. *
  280. * Bank Bus Machine PortSz Device
  281. * ---- --- ------- ------ ------
  282. * 0 60x GPCM 32 bit FLASH
  283. * 1 60x SDRAM 64 bit SDRAM
  284. * 4 60x GPCM 16 bit I/O Ctrl
  285. *
  286. */
  287. /* Bank 0 - FLASH
  288. */
  289. #define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
  290. BRx_PS_32 |\
  291. BRx_MS_GPCM_P |\
  292. BRx_V)
  293. #define CFG_OR0_PRELIM (0xff000020)
  294. /* Bank 1 - 60x bus SDRAM
  295. */
  296. #define CFG_GLOBAL_SDRAM_LIMIT (256 << 20) /* less than 256 MB */
  297. #define CFG_MPTPR 0x2800
  298. /*-----------------------------------------------------------------------------
  299. * Address for Mode Register Set (MRS) command
  300. *-----------------------------------------------------------------------------
  301. */
  302. #define CFG_MRS_OFFS 0x00000110
  303. #define CFG_PSRT 0x13
  304. #define CFG_BR1_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\
  305. BRx_PS_64 |\
  306. BRx_MS_SDRAM_P |\
  307. BRx_V)
  308. #define CFG_OR1_PRELIM CFG_OR1_LITTLE
  309. /* SDRAM initialization values
  310. */
  311. #define CFG_OR1_LITTLE ((~(CFG_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
  312. ORxS_BPD_4 |\
  313. ORxS_ROWST_PBI1_A7 |\
  314. ORxS_NUMR_12)
  315. #define CFG_PSDMR_LITTLE 0x004b36a3
  316. #define CFG_OR1_BIG ((~(CFG_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
  317. ORxS_BPD_4 |\
  318. ORxS_ROWST_PBI1_A4 |\
  319. ORxS_NUMR_12)
  320. #define CFG_PSDMR_BIG 0x014f36a3
  321. /* IO on CS4 initialization values
  322. */
  323. #define CFG_IO_BASE 0xc0000000
  324. #define CFG_IO_SIZE 1
  325. #define CFG_BR4_PRELIM ((CFG_IO_BASE & BRx_BA_MSK) |\
  326. BRx_PS_32 | BRx_MS_GPCM_L | BRx_V)
  327. #define CFG_OR4_PRELIM (0xfff80020)
  328. #define CFG_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
  329. /* pass open firmware flat tree */
  330. #define CONFIG_OF_LIBFDT 1
  331. #define CONFIG_OF_BOARD_SETUP 1
  332. #define OF_CPU "PowerPC,8270@0"
  333. #define OF_SOC "soc@f0000000"
  334. #define OF_TBCLK (bd->bi_busfreq / 4)
  335. #if defined(CONFIG_MUAS_DEV_BOARD)
  336. #define OF_STDOUT_PATH "/soc/cpm/serial@11a90"
  337. #else
  338. #define OF_STDOUT_PATH "/soc/cpm/serial@11a80"
  339. #endif
  340. #endif /* __CONFIG_H */