A3000.h 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312
  1. /*
  2. * (C) Copyright 2001, 2002, 2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /* ------------------------------------------------------------------------- */
  24. /*
  25. * Configuration settings for the A-3000 board (Artis Microsystems Inc.).
  26. * http://artismicro.com
  27. */
  28. /* ------------------------------------------------------------------------- */
  29. /*
  30. * board/config.h - configuration options, board specific
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /*
  35. * High Level Configuration Options
  36. * (easy to change)
  37. */
  38. #define CONFIG_MPC824X 1
  39. #define CONFIG_MPC8245 1
  40. #define CONFIG_A3000 1
  41. #define CONFIG_CONS_INDEX 1
  42. #define CONFIG_BAUDRATE 9600
  43. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  44. #define CONFIG_BOOTDELAY 5
  45. /*
  46. * Command line configuration.
  47. */
  48. #include <config_cmd_default.h>
  49. /*
  50. * Miscellaneous configurable options
  51. */
  52. #undef CFG_LONGHELP /* undef to save memory */
  53. #define CFG_PROMPT "A3000> " /* Monitor Command Prompt */
  54. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  55. /* Print Buffer Size
  56. */
  57. #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
  58. #define CFG_MAXARGS 8 /* Max number of command args */
  59. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  60. #define CFG_LOAD_ADDR 0x00400000 /* Default load address */
  61. /*-----------------------------------------------------------------------
  62. * PCI stuff
  63. *-----------------------------------------------------------------------
  64. */
  65. #define CONFIG_HARD_I2C 1 /* To enable I2C support */
  66. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  67. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  68. #define CFG_I2C_SLAVE 0x7F
  69. /*-----------------------------------------------------------------------
  70. * PCI stuff
  71. *-----------------------------------------------------------------------
  72. */
  73. #define CONFIG_PCI /* include pci support */
  74. #undef CONFIG_PCI_PNP
  75. #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
  76. #define CONFIG_NET_MULTI /* Multi ethernet cards support */
  77. /* #define CONFIG_TULIP */
  78. /* #define CONFIG_EEPRO100 */
  79. #define CONFIG_NATSEMI
  80. #define PCI_ENET0_IOADDR 0x80000000
  81. #define PCI_ENET0_MEMADDR 0x80000000
  82. #define PCI_ENET1_IOADDR 0x81000000
  83. #define PCI_ENET1_MEMADDR 0x81000000
  84. #define PCI_ENET2_IOADDR 0x82000000
  85. #define PCI_ENET2_MEMADDR 0x82000000
  86. #define PCI_ENET3_IOADDR 0x83000000
  87. #define PCI_ENET3_MEMADDR 0x83000000
  88. /*-----------------------------------------------------------------------
  89. * Start addresses for the final memory configuration
  90. * (Set up by the startup code)
  91. * Please note that CFG_SDRAM_BASE _must_ start at 0
  92. */
  93. #define CFG_SDRAM_BASE 0x00000000
  94. #define CFG_FLASH_BASE0_PRELIM 0xFF000000 /* FLASH bank on RCS#0 */
  95. #define CFG_FLASH_BASE1_PRELIM 0xFF000000 /* FLASH bank on RCS#1 */
  96. #define CFG_FLASH_BASE CFG_FLASH_BASE0_PRELIM
  97. #define CFG_FLASH_BANKS { CFG_FLASH_BASE0_PRELIM }
  98. /* even though FLASHP_BASE is FF800000, with 4MB is RCS0, the
  99. * reset vector is actually located at FFB00100, but the 8245
  100. * takes care of us.
  101. */
  102. #define CFG_RESET_ADDRESS 0xFFF00100
  103. #define CFG_EUMB_ADDR 0xFC000000
  104. #define CFG_MONITOR_BASE TEXT_BASE
  105. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  106. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  107. #define CFG_MEMTEST_START 0x00004000 /* memtest works on */
  108. #define CFG_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
  109. /* Maximum amount of RAM.
  110. */
  111. #define CFG_MAX_RAM_SIZE 0x04000000 /* 0 .. 128 MB of (S)DRAM */
  112. #if CFG_MONITOR_BASE >= CFG_FLASH_BASE
  113. #undef CFG_RAMBOOT
  114. #else
  115. #define CFG_RAMBOOT
  116. #endif
  117. /*
  118. * NS16550 Configuration
  119. */
  120. #define CFG_NS16550
  121. #define CFG_NS16550_SERIAL
  122. #define CFG_NS16550_REG_SIZE 1
  123. #define CFG_NS16550_CLK get_bus_freq(0)
  124. #define CFG_NS16550_COM1 (CFG_EUMB_ADDR + 0x4500)
  125. #define CFG_NS16550_COM2 (CFG_EUMB_ADDR + 0x4600)
  126. /*-----------------------------------------------------------------------
  127. * Definitions for initial stack pointer and data area
  128. */
  129. /* #define CFG_MONITOR_BASE TEXT_BASE */
  130. /*#define CFG_GBL_DATA_SIZE 256*/
  131. #define CFG_GBL_DATA_SIZE 128
  132. #define CFG_INIT_RAM_ADDR 0x40000000
  133. #define CFG_INIT_RAM_END 0x1000
  134. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  135. /*
  136. * Low Level Configuration Settings
  137. * (address mappings, register initial values, etc.)
  138. * You should know what you are doing if you make changes here.
  139. * For the detail description refer to the MPC8240 user's manual.
  140. */
  141. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  142. #define CFG_HZ 1000
  143. /* Bit-field values for MCCR1.
  144. */
  145. #define CFG_ROMNAL 7
  146. #define CFG_ROMFAL 11
  147. #define CFG_DBUS_SIZE 0x3
  148. /* Bit-field values for MCCR2.
  149. */
  150. #define CFG_TSWAIT 0x5 /* Transaction Start Wait States timer */
  151. #define CFG_REFINT 0x400 /* Refresh interval FIXME: was 0t430 */
  152. /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4.
  153. */
  154. #define CFG_BSTOPRE 121
  155. /* Bit-field values for MCCR3.
  156. */
  157. #define CFG_REFREC 8 /* Refresh to activate interval */
  158. /* Bit-field values for MCCR4.
  159. */
  160. #define CFG_PRETOACT 3 /* Precharge to activate interval FIXME: was 2 */
  161. #define CFG_ACTTOPRE 5 /* Activate to Precharge interval FIXME: was 5 */
  162. #define CFG_ACTORW 3 /* FIXME was 2 */
  163. #define CFG_SDMODE_CAS_LAT 3 /* SDMODE CAS latancy */
  164. #define CFG_SDMODE_WRAP 0 /* SDMODE wrap type */
  165. #define CFG_REGISTERD_TYPE_BUFFER 1
  166. #define CFG_EXTROM 1
  167. #define CFG_REGDIMM 0
  168. #define CFG_PGMAX 0x32 /* how long the 8240 reatins the currently accessed page in memory FIXME: was 0x32*/
  169. #define CFG_SDRAM_DSCD 0x20 /* SDRAM data in sample clock delay - note bottom 3 bits MUST be 0 */
  170. /* Memory bank settings.
  171. * Only bits 20-29 are actually used from these vales to set the
  172. * start/end addresses. The upper two bits will always be 0, and the lower
  173. * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
  174. * address. Refer to the MPC8240 book.
  175. */
  176. #define CFG_BANK0_START 0x00000000
  177. #define CFG_BANK0_END (CFG_MAX_RAM_SIZE - 1)
  178. #define CFG_BANK0_ENABLE 1
  179. #define CFG_BANK1_START 0x3ff00000
  180. #define CFG_BANK1_END 0x3fffffff
  181. #define CFG_BANK1_ENABLE 0
  182. #define CFG_BANK2_START 0x3ff00000
  183. #define CFG_BANK2_END 0x3fffffff
  184. #define CFG_BANK2_ENABLE 0
  185. #define CFG_BANK3_START 0x3ff00000
  186. #define CFG_BANK3_END 0x3fffffff
  187. #define CFG_BANK3_ENABLE 0
  188. #define CFG_BANK4_START 0x3ff00000
  189. #define CFG_BANK4_END 0x3fffffff
  190. #define CFG_BANK4_ENABLE 0
  191. #define CFG_BANK5_START 0x3ff00000
  192. #define CFG_BANK5_END 0x3fffffff
  193. #define CFG_BANK5_ENABLE 0
  194. #define CFG_BANK6_START 0x3ff00000
  195. #define CFG_BANK6_END 0x3fffffff
  196. #define CFG_BANK6_ENABLE 0
  197. #define CFG_BANK7_START 0x3ff00000
  198. #define CFG_BANK7_END 0x3fffffff
  199. #define CFG_BANK7_ENABLE 0
  200. #define CFG_ODCR 0xff
  201. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  202. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  203. #define CFG_IBAT1L (CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
  204. #define CFG_IBAT1U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  205. #define CFG_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  206. #define CFG_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  207. #define CFG_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  208. #define CFG_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  209. #define CFG_DBAT0L CFG_IBAT0L
  210. #define CFG_DBAT0U CFG_IBAT0U
  211. #define CFG_DBAT1L CFG_IBAT1L
  212. #define CFG_DBAT1U CFG_IBAT1U
  213. #define CFG_DBAT2L CFG_IBAT2L
  214. #define CFG_DBAT2U CFG_IBAT2U
  215. #define CFG_DBAT3L CFG_IBAT3L
  216. #define CFG_DBAT3U CFG_IBAT3U
  217. /*
  218. * For booting Linux, the board info and command line data
  219. * have to be in the first 8 MB of memory, since this is
  220. * the maximum mapped by the Linux kernel during initialization.
  221. */
  222. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  223. /*-----------------------------------------------------------------------
  224. * FLASH organization
  225. */
  226. #define CFG_MAX_FLASH_BANKS 1 /* Max number of flash banks */
  227. #define CFG_MAX_FLASH_SECT 128 /* Max number of sectors per flash */
  228. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  229. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  230. /* Warining: environment is not EMBEDDED in the U-Boot code.
  231. * It's stored in flash separately.
  232. */
  233. #define CFG_ENV_IS_IN_FLASH 1
  234. #define CFG_ENV_ADDR 0xFFFE0000
  235. #define CFG_ENV_SIZE 0x00020000 /* Size of the Environment */
  236. #define CFG_ENV_SECT_SIZE 0x00020000 /* Size of the Environment Sector */
  237. /*-----------------------------------------------------------------------
  238. * Cache Configuration
  239. */
  240. #define CFG_CACHELINE_SIZE 32
  241. #if defined(CONFIG_CMD_KGDB)
  242. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  243. #endif
  244. /*
  245. * Internal Definitions
  246. *
  247. * Boot Flags
  248. */
  249. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  250. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  251. #endif /* __CONFIG_H */