sequoia.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608
  1. /*
  2. * (C) Copyright 2006-2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * (C) Copyright 2006
  6. * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
  7. * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <libfdt.h>
  26. #include <fdt_support.h>
  27. #include <ppc440.h>
  28. #include <asm/processor.h>
  29. #include <asm/io.h>
  30. DECLARE_GLOBAL_DATA_PTR;
  31. extern flash_info_t flash_info[CFG_MAX_FLASH_BANKS]; /* info for FLASH chips */
  32. ulong flash_get_size (ulong base, int banknum);
  33. int board_early_init_f(void)
  34. {
  35. u32 sdr0_cust0;
  36. u32 sdr0_pfc1, sdr0_pfc2;
  37. u32 reg;
  38. mtdcr(ebccfga, xbcfg);
  39. mtdcr(ebccfgd, 0xb8400000);
  40. /*--------------------------------------------------------------------
  41. * Setup the GPIO pins
  42. *-------------------------------------------------------------------*/
  43. /* test-only: take GPIO init from pcs440ep ???? in config file */
  44. out_be32((u32 *) GPIO0_OR, 0x00000000);
  45. out_be32((u32 *) GPIO0_TCR, 0x0000000f);
  46. out_be32((u32 *) GPIO0_OSRL, 0x50015400);
  47. out_be32((u32 *) GPIO0_OSRH, 0x550050aa);
  48. out_be32((u32 *) GPIO0_TSRL, 0x50015400);
  49. out_be32((u32 *) GPIO0_TSRH, 0x55005000);
  50. out_be32((u32 *) GPIO0_ISR1L, 0x50000000);
  51. out_be32((u32 *) GPIO0_ISR1H, 0x00000000);
  52. out_be32((u32 *) GPIO0_ISR2L, 0x00000000);
  53. out_be32((u32 *) GPIO0_ISR2H, 0x00000100);
  54. out_be32((u32 *) GPIO0_ISR3L, 0x00000000);
  55. out_be32((u32 *) GPIO0_ISR3H, 0x00000000);
  56. out_be32((u32 *) GPIO1_OR, 0x00000000);
  57. out_be32((u32 *) GPIO1_TCR, 0xc2000000);
  58. out_be32((u32 *) GPIO1_OSRL, 0x5c280000);
  59. out_be32((u32 *) GPIO1_OSRH, 0x00000000);
  60. out_be32((u32 *) GPIO1_TSRL, 0x0c000000);
  61. out_be32((u32 *) GPIO1_TSRH, 0x00000000);
  62. out_be32((u32 *) GPIO1_ISR1L, 0x00005550);
  63. out_be32((u32 *) GPIO1_ISR1H, 0x00000000);
  64. out_be32((u32 *) GPIO1_ISR2L, 0x00050000);
  65. out_be32((u32 *) GPIO1_ISR2H, 0x00000000);
  66. out_be32((u32 *) GPIO1_ISR3L, 0x01400000);
  67. out_be32((u32 *) GPIO1_ISR3H, 0x00000000);
  68. /*--------------------------------------------------------------------
  69. * Setup the interrupt controller polarities, triggers, etc.
  70. *-------------------------------------------------------------------*/
  71. mtdcr(uic0sr, 0xffffffff); /* clear all */
  72. mtdcr(uic0er, 0x00000000); /* disable all */
  73. mtdcr(uic0cr, 0x00000005); /* ATI & UIC1 crit are critical */
  74. mtdcr(uic0pr, 0xfffff7ff); /* per ref-board manual */
  75. mtdcr(uic0tr, 0x00000000); /* per ref-board manual */
  76. mtdcr(uic0vr, 0x00000000); /* int31 highest, base=0x000 */
  77. mtdcr(uic0sr, 0xffffffff); /* clear all */
  78. mtdcr(uic1sr, 0xffffffff); /* clear all */
  79. mtdcr(uic1er, 0x00000000); /* disable all */
  80. mtdcr(uic1cr, 0x00000000); /* all non-critical */
  81. mtdcr(uic1pr, 0xffffffff); /* per ref-board manual */
  82. mtdcr(uic1tr, 0x00000000); /* per ref-board manual */
  83. mtdcr(uic1vr, 0x00000000); /* int31 highest, base=0x000 */
  84. mtdcr(uic1sr, 0xffffffff); /* clear all */
  85. mtdcr(uic2sr, 0xffffffff); /* clear all */
  86. mtdcr(uic2er, 0x00000000); /* disable all */
  87. mtdcr(uic2cr, 0x00000000); /* all non-critical */
  88. mtdcr(uic2pr, 0xffffffff); /* per ref-board manual */
  89. mtdcr(uic2tr, 0x00000000); /* per ref-board manual */
  90. mtdcr(uic2vr, 0x00000000); /* int31 highest, base=0x000 */
  91. mtdcr(uic2sr, 0xffffffff); /* clear all */
  92. /* 50MHz tmrclk */
  93. out_8((u8 *) CFG_BCSR_BASE + 0x04, 0x00);
  94. /* clear write protects */
  95. out_8((u8 *) CFG_BCSR_BASE + 0x07, 0x00);
  96. /* enable Ethernet */
  97. out_8((u8 *) CFG_BCSR_BASE + 0x08, 0x00);
  98. /* enable USB device */
  99. out_8((u8 *) CFG_BCSR_BASE + 0x09, 0x20);
  100. /* select Ethernet pins */
  101. mfsdr(SDR0_PFC1, sdr0_pfc1);
  102. sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_SELECT_MASK) | SDR0_PFC1_SELECT_CONFIG_4;
  103. mfsdr(SDR0_PFC2, sdr0_pfc2);
  104. sdr0_pfc2 = (sdr0_pfc2 & ~SDR0_PFC2_SELECT_MASK) | SDR0_PFC2_SELECT_CONFIG_4;
  105. mtsdr(SDR0_PFC2, sdr0_pfc2);
  106. mtsdr(SDR0_PFC1, sdr0_pfc1);
  107. /* PCI arbiter enabled */
  108. mfsdr(sdr_pci0, reg);
  109. mtsdr(sdr_pci0, 0x80000000 | reg);
  110. /* setup NAND FLASH */
  111. mfsdr(SDR0_CUST0, sdr0_cust0);
  112. sdr0_cust0 = SDR0_CUST0_MUX_NDFC_SEL |
  113. SDR0_CUST0_NDFC_ENABLE |
  114. SDR0_CUST0_NDFC_BW_8_BIT |
  115. SDR0_CUST0_NDFC_ARE_MASK |
  116. (0x80000000 >> (28 + CFG_NAND_CS));
  117. mtsdr(SDR0_CUST0, sdr0_cust0);
  118. return 0;
  119. }
  120. /*---------------------------------------------------------------------------+
  121. | misc_init_r.
  122. +---------------------------------------------------------------------------*/
  123. int misc_init_r(void)
  124. {
  125. uint pbcr;
  126. int size_val = 0;
  127. u32 reg;
  128. #ifdef CONFIG_440EPX
  129. unsigned long usb2d0cr = 0;
  130. unsigned long usb2phy0cr, usb2h0cr = 0;
  131. unsigned long sdr0_pfc1;
  132. char *act = getenv("usbact");
  133. #endif
  134. /*
  135. * FLASH stuff...
  136. */
  137. /* Re-do sizing to get full correct info */
  138. /* adjust flash start and offset */
  139. gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
  140. gd->bd->bi_flashoffset = 0;
  141. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  142. mtdcr(ebccfga, pb3cr);
  143. #else
  144. mtdcr(ebccfga, pb0cr);
  145. #endif
  146. pbcr = mfdcr(ebccfgd);
  147. switch (gd->bd->bi_flashsize) {
  148. case 1 << 20:
  149. size_val = 0;
  150. break;
  151. case 2 << 20:
  152. size_val = 1;
  153. break;
  154. case 4 << 20:
  155. size_val = 2;
  156. break;
  157. case 8 << 20:
  158. size_val = 3;
  159. break;
  160. case 16 << 20:
  161. size_val = 4;
  162. break;
  163. case 32 << 20:
  164. size_val = 5;
  165. break;
  166. case 64 << 20:
  167. size_val = 6;
  168. break;
  169. case 128 << 20:
  170. size_val = 7;
  171. break;
  172. }
  173. pbcr = (pbcr & 0x0001ffff) | gd->bd->bi_flashstart | (size_val << 17);
  174. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  175. mtdcr(ebccfga, pb3cr);
  176. #else
  177. mtdcr(ebccfga, pb0cr);
  178. #endif
  179. mtdcr(ebccfgd, pbcr);
  180. /*
  181. * Re-check to get correct base address
  182. */
  183. flash_get_size(gd->bd->bi_flashstart, 0);
  184. #ifdef CFG_ENV_IS_IN_FLASH
  185. /* Monitor protection ON by default */
  186. (void)flash_protect(FLAG_PROTECT_SET,
  187. -CFG_MONITOR_LEN,
  188. 0xffffffff,
  189. &flash_info[0]);
  190. /* Env protection ON by default */
  191. (void)flash_protect(FLAG_PROTECT_SET,
  192. CFG_ENV_ADDR_REDUND,
  193. CFG_ENV_ADDR_REDUND + 2*CFG_ENV_SECT_SIZE - 1,
  194. &flash_info[0]);
  195. #endif
  196. /*
  197. * USB suff...
  198. */
  199. #ifdef CONFIG_440EPX
  200. if (act == NULL || strcmp(act, "hostdev") == 0) {
  201. /* SDR Setting */
  202. mfsdr(SDR0_PFC1, sdr0_pfc1);
  203. mfsdr(SDR0_USB2D0CR, usb2d0cr);
  204. mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  205. mfsdr(SDR0_USB2H0CR, usb2h0cr);
  206. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;
  207. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL; /*0*/
  208. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_WDINT_MASK;
  209. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_WDINT_16BIT_30MHZ; /*1*/
  210. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;
  211. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PURDIS; /*0*/
  212. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;
  213. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_HOST; /*1*/
  214. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;
  215. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_HOST; /*1*/
  216. /* An 8-bit/60MHz interface is the only possible alternative
  217. when connecting the Device to the PHY */
  218. usb2h0cr = usb2h0cr &~SDR0_USB2H0CR_WDINT_MASK;
  219. usb2h0cr = usb2h0cr | SDR0_USB2H0CR_WDINT_16BIT_30MHZ; /*1*/
  220. /* To enable the USB 2.0 Device function through the UTMI interface */
  221. usb2d0cr = usb2d0cr &~SDR0_USB2D0CR_USB2DEV_EBC_SEL_MASK;
  222. usb2d0cr = usb2d0cr | SDR0_USB2D0CR_USB2DEV_SELECTION; /*1*/
  223. sdr0_pfc1 = sdr0_pfc1 &~SDR0_PFC1_UES_MASK;
  224. sdr0_pfc1 = sdr0_pfc1 | SDR0_PFC1_UES_USB2D_SEL; /*0*/
  225. mtsdr(SDR0_PFC1, sdr0_pfc1);
  226. mtsdr(SDR0_USB2D0CR, usb2d0cr);
  227. mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  228. mtsdr(SDR0_USB2H0CR, usb2h0cr);
  229. /*clear resets*/
  230. udelay (1000);
  231. mtsdr(SDR0_SRST1, 0x00000000);
  232. udelay (1000);
  233. mtsdr(SDR0_SRST0, 0x00000000);
  234. printf("USB: Host(int phy) Device(ext phy)\n");
  235. } else if (strcmp(act, "dev") == 0) {
  236. /*-------------------PATCH-------------------------------*/
  237. mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  238. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;
  239. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL; /*0*/
  240. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;
  241. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PURDIS; /*0*/
  242. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;
  243. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_HOST; /*1*/
  244. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;
  245. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_HOST; /*1*/
  246. mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  247. udelay (1000);
  248. mtsdr(SDR0_SRST1, 0x672c6000);
  249. udelay (1000);
  250. mtsdr(SDR0_SRST0, 0x00000080);
  251. udelay (1000);
  252. mtsdr(SDR0_SRST1, 0x60206000);
  253. *(unsigned int *)(0xe0000350) = 0x00000001;
  254. udelay (1000);
  255. mtsdr(SDR0_SRST1, 0x60306000);
  256. /*-------------------PATCH-------------------------------*/
  257. /* SDR Setting */
  258. mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  259. mfsdr(SDR0_USB2H0CR, usb2h0cr);
  260. mfsdr(SDR0_USB2D0CR, usb2d0cr);
  261. mfsdr(SDR0_PFC1, sdr0_pfc1);
  262. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;
  263. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL; /*0*/
  264. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_WDINT_MASK;
  265. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_WDINT_8BIT_60MHZ; /*0*/
  266. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;
  267. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PUREN; /*1*/
  268. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;
  269. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_DEV; /*0*/
  270. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;
  271. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_DEV; /*0*/
  272. usb2h0cr = usb2h0cr &~SDR0_USB2H0CR_WDINT_MASK;
  273. usb2h0cr = usb2h0cr | SDR0_USB2H0CR_WDINT_8BIT_60MHZ; /*0*/
  274. usb2d0cr = usb2d0cr &~SDR0_USB2D0CR_USB2DEV_EBC_SEL_MASK;
  275. usb2d0cr = usb2d0cr | SDR0_USB2D0CR_EBC_SELECTION; /*0*/
  276. sdr0_pfc1 = sdr0_pfc1 &~SDR0_PFC1_UES_MASK;
  277. sdr0_pfc1 = sdr0_pfc1 | SDR0_PFC1_UES_EBCHR_SEL; /*1*/
  278. mtsdr(SDR0_USB2H0CR, usb2h0cr);
  279. mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  280. mtsdr(SDR0_USB2D0CR, usb2d0cr);
  281. mtsdr(SDR0_PFC1, sdr0_pfc1);
  282. /*clear resets*/
  283. udelay (1000);
  284. mtsdr(SDR0_SRST1, 0x00000000);
  285. udelay (1000);
  286. mtsdr(SDR0_SRST0, 0x00000000);
  287. printf("USB: Device(int phy)\n");
  288. }
  289. #endif /* CONFIG_440EPX */
  290. mfsdr(SDR0_SRST1, reg); /* enable security/kasumi engines */
  291. reg &= ~(SDR0_SRST1_CRYP0 | SDR0_SRST1_KASU0);
  292. mtsdr(SDR0_SRST1, reg);
  293. /*
  294. * Clear PLB4A0_ACR[WRP]
  295. * This fix will make the MAL burst disabling patch for the Linux
  296. * EMAC driver obsolete.
  297. */
  298. reg = mfdcr(plb4_acr) & ~PLB4_ACR_WRP;
  299. mtdcr(plb4_acr, reg);
  300. return 0;
  301. }
  302. int checkboard(void)
  303. {
  304. char *s = getenv("serial#");
  305. u8 rev;
  306. u8 val;
  307. #ifdef CONFIG_440EPX
  308. printf("Board: Sequoia - AMCC PPC440EPx Evaluation Board");
  309. #else
  310. printf("Board: Rainier - AMCC PPC440GRx Evaluation Board");
  311. #endif
  312. rev = in_8((void *)(CFG_BCSR_BASE + 0));
  313. val = in_8((void *)(CFG_BCSR_BASE + 5)) & CFG_BCSR5_PCI66EN;
  314. printf(", Rev. %X, PCI=%d MHz", rev, val ? 66 : 33);
  315. if (s != NULL) {
  316. puts(", serial# ");
  317. puts(s);
  318. }
  319. putc('\n');
  320. return (0);
  321. }
  322. #if defined(CFG_DRAM_TEST)
  323. int testdram(void)
  324. {
  325. unsigned long *mem = (unsigned long *)0;
  326. const unsigned long kend = (1024 / sizeof(unsigned long));
  327. unsigned long k, n;
  328. mtmsr(0);
  329. for (k = 0; k < CFG_MBYTES_SDRAM;
  330. ++k, mem += (1024 / sizeof(unsigned long))) {
  331. if ((k & 1023) == 0) {
  332. printf("%3d MB\r", k / 1024);
  333. }
  334. memset(mem, 0xaaaaaaaa, 1024);
  335. for (n = 0; n < kend; ++n) {
  336. if (mem[n] != 0xaaaaaaaa) {
  337. printf("SDRAM test fails at: %08x\n",
  338. (uint) & mem[n]);
  339. return 1;
  340. }
  341. }
  342. memset(mem, 0x55555555, 1024);
  343. for (n = 0; n < kend; ++n) {
  344. if (mem[n] != 0x55555555) {
  345. printf("SDRAM test fails at: %08x\n",
  346. (uint) & mem[n]);
  347. return 1;
  348. }
  349. }
  350. }
  351. printf("SDRAM test passes\n");
  352. return 0;
  353. }
  354. #endif
  355. /*************************************************************************
  356. * pci_pre_init
  357. *
  358. * This routine is called just prior to registering the hose and gives
  359. * the board the opportunity to check things. Returning a value of zero
  360. * indicates that things are bad & PCI initialization should be aborted.
  361. *
  362. * Different boards may wish to customize the pci controller structure
  363. * (add regions, override default access routines, etc) or perform
  364. * certain pre-initialization actions.
  365. *
  366. ************************************************************************/
  367. #if defined(CONFIG_PCI)
  368. int pci_pre_init(struct pci_controller *hose)
  369. {
  370. unsigned long addr;
  371. /*-------------------------------------------------------------------------+
  372. | Set priority for all PLB3 devices to 0.
  373. | Set PLB3 arbiter to fair mode.
  374. +-------------------------------------------------------------------------*/
  375. mfsdr(sdr_amp1, addr);
  376. mtsdr(sdr_amp1, (addr & 0x000000FF) | 0x0000FF00);
  377. addr = mfdcr(plb3_acr);
  378. mtdcr(plb3_acr, addr | 0x80000000);
  379. /*-------------------------------------------------------------------------+
  380. | Set priority for all PLB4 devices to 0.
  381. +-------------------------------------------------------------------------*/
  382. mfsdr(sdr_amp0, addr);
  383. mtsdr(sdr_amp0, (addr & 0x000000FF) | 0x0000FF00);
  384. addr = mfdcr(plb4_acr) | 0xa0000000; /* Was 0x8---- */
  385. mtdcr(plb4_acr, addr);
  386. /*-------------------------------------------------------------------------+
  387. | Set Nebula PLB4 arbiter to fair mode.
  388. +-------------------------------------------------------------------------*/
  389. /* Segment0 */
  390. addr = (mfdcr(plb0_acr) & ~plb0_acr_ppm_mask) | plb0_acr_ppm_fair;
  391. addr = (addr & ~plb0_acr_hbu_mask) | plb0_acr_hbu_enabled;
  392. addr = (addr & ~plb0_acr_rdp_mask) | plb0_acr_rdp_4deep;
  393. addr = (addr & ~plb0_acr_wrp_mask) | plb0_acr_wrp_2deep;
  394. mtdcr(plb0_acr, addr);
  395. /* Segment1 */
  396. addr = (mfdcr(plb1_acr) & ~plb1_acr_ppm_mask) | plb1_acr_ppm_fair;
  397. addr = (addr & ~plb1_acr_hbu_mask) | plb1_acr_hbu_enabled;
  398. addr = (addr & ~plb1_acr_rdp_mask) | plb1_acr_rdp_4deep;
  399. addr = (addr & ~plb1_acr_wrp_mask) | plb1_acr_wrp_2deep;
  400. mtdcr(plb1_acr, addr);
  401. return 1;
  402. }
  403. #endif /* defined(CONFIG_PCI) */
  404. /*************************************************************************
  405. * pci_target_init
  406. *
  407. * The bootstrap configuration provides default settings for the pci
  408. * inbound map (PIM). But the bootstrap config choices are limited and
  409. * may not be sufficient for a given board.
  410. *
  411. ************************************************************************/
  412. #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
  413. void pci_target_init(struct pci_controller *hose)
  414. {
  415. /*--------------------------------------------------------------------------+
  416. * Set up Direct MMIO registers
  417. *--------------------------------------------------------------------------*/
  418. /*--------------------------------------------------------------------------+
  419. | PowerPC440EPX PCI Master configuration.
  420. | Map one 1Gig range of PLB/processor addresses to PCI memory space.
  421. | PLB address 0xA0000000-0xDFFFFFFF ==> PCI address 0xA0000000-0xDFFFFFFF
  422. | Use byte reversed out routines to handle endianess.
  423. | Make this region non-prefetchable.
  424. +--------------------------------------------------------------------------*/
  425. out32r(PCIX0_PMM0MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  426. out32r(PCIX0_PMM0LA, CFG_PCI_MEMBASE); /* PMM0 Local Address */
  427. out32r(PCIX0_PMM0PCILA, CFG_PCI_MEMBASE); /* PMM0 PCI Low Address */
  428. out32r(PCIX0_PMM0PCIHA, 0x00000000); /* PMM0 PCI High Address */
  429. out32r(PCIX0_PMM0MA, 0xE0000001); /* 512M + No prefetching, and enable region */
  430. out32r(PCIX0_PMM1MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  431. out32r(PCIX0_PMM1LA, CFG_PCI_MEMBASE2); /* PMM0 Local Address */
  432. out32r(PCIX0_PMM1PCILA, CFG_PCI_MEMBASE2); /* PMM0 PCI Low Address */
  433. out32r(PCIX0_PMM1PCIHA, 0x00000000); /* PMM0 PCI High Address */
  434. out32r(PCIX0_PMM1MA, 0xE0000001); /* 512M + No prefetching, and enable region */
  435. out32r(PCIX0_PTM1MS, 0x00000001); /* Memory Size/Attribute */
  436. out32r(PCIX0_PTM1LA, 0); /* Local Addr. Reg */
  437. out32r(PCIX0_PTM2MS, 0); /* Memory Size/Attribute */
  438. out32r(PCIX0_PTM2LA, 0); /* Local Addr. Reg */
  439. /*--------------------------------------------------------------------------+
  440. * Set up Configuration registers
  441. *--------------------------------------------------------------------------*/
  442. /* Program the board's subsystem id/vendor id */
  443. pci_write_config_word(0, PCI_SUBSYSTEM_VENDOR_ID,
  444. CFG_PCI_SUBSYS_VENDORID);
  445. pci_write_config_word(0, PCI_SUBSYSTEM_ID, CFG_PCI_SUBSYS_ID);
  446. /* Configure command register as bus master */
  447. pci_write_config_word(0, PCI_COMMAND, PCI_COMMAND_MASTER);
  448. /* 240nS PCI clock */
  449. pci_write_config_word(0, PCI_LATENCY_TIMER, 1);
  450. /* No error reporting */
  451. pci_write_config_word(0, PCI_ERREN, 0);
  452. pci_write_config_dword(0, PCI_BRDGOPT2, 0x00000101);
  453. }
  454. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
  455. /*************************************************************************
  456. * pci_master_init
  457. *
  458. ************************************************************************/
  459. #if defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT)
  460. void pci_master_init(struct pci_controller *hose)
  461. {
  462. unsigned short temp_short;
  463. /*--------------------------------------------------------------------------+
  464. | Write the PowerPC440 EP PCI Configuration regs.
  465. | Enable PowerPC440 EP to be a master on the PCI bus (PMM).
  466. | Enable PowerPC440 EP to act as a PCI memory target (PTM).
  467. +--------------------------------------------------------------------------*/
  468. pci_read_config_word(0, PCI_COMMAND, &temp_short);
  469. pci_write_config_word(0, PCI_COMMAND,
  470. temp_short | PCI_COMMAND_MASTER |
  471. PCI_COMMAND_MEMORY);
  472. }
  473. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT) */
  474. /*************************************************************************
  475. * is_pci_host
  476. *
  477. * This routine is called to determine if a pci scan should be
  478. * performed. With various hardware environments (especially cPCI and
  479. * PPMC) it's insufficient to depend on the state of the arbiter enable
  480. * bit in the strap register, or generic host/adapter assumptions.
  481. *
  482. * Rather than hard-code a bad assumption in the general 440 code, the
  483. * 440 pci code requires the board to decide at runtime.
  484. *
  485. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  486. *
  487. *
  488. ************************************************************************/
  489. #if defined(CONFIG_PCI)
  490. int is_pci_host(struct pci_controller *hose)
  491. {
  492. /* Cactus is always configured as host. */
  493. return (1);
  494. }
  495. #endif /* defined(CONFIG_PCI) */
  496. #if defined(CONFIG_POST)
  497. /*
  498. * Returns 1 if keys pressed to start the power-on long-running tests
  499. * Called from board_init_f().
  500. */
  501. int post_hotkeys_pressed(void)
  502. {
  503. return 0; /* No hotkeys supported */
  504. }
  505. #endif /* CONFIG_POST */
  506. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  507. void ft_board_setup(void *blob, bd_t *bd)
  508. {
  509. u32 val[4];
  510. int rc;
  511. ft_cpu_setup(blob, bd);
  512. /* Fixup NOR mapping */
  513. val[0] = 0; /* chip select number */
  514. val[1] = 0; /* always 0 */
  515. val[2] = gd->bd->bi_flashstart;
  516. val[3] = gd->bd->bi_flashsize;
  517. rc = fdt_find_and_setprop(blob, "/plb/opb/ebc", "ranges",
  518. val, sizeof(val), 1);
  519. if (rc)
  520. printf("Unable to update property NOR mapping, err=%s\n",
  521. fdt_strerror(rc));
  522. }
  523. #endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */