ddr.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. /*
  2. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/mmu.h>
  24. #include <asm/immap_85xx.h>
  25. #include <asm/processor.h>
  26. #include <asm/fsl_ddr_sdram.h>
  27. #include <asm/fsl_ddr_dimm_params.h>
  28. #include <asm/io.h>
  29. #include <asm/fsl_law.h>
  30. DECLARE_GLOBAL_DATA_PTR;
  31. #ifndef CONFIG_DDR_RAW_TIMING
  32. #define CONFIG_SYS_DRAM_SIZE 1024
  33. fsl_ddr_cfg_regs_t ddr_cfg_regs_800 = {
  34. .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
  35. .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
  36. .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
  37. .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_800,
  38. .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_800,
  39. .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_800,
  40. .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_800,
  41. .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
  42. .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
  43. .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_800,
  44. .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_800,
  45. .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
  46. .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_800,
  47. .ddr_data_init = CONFIG_MEM_INIT_VALUE,
  48. .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_800,
  49. .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
  50. .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
  51. .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
  52. .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
  53. .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
  54. .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL_800,
  55. .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
  56. .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
  57. .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
  58. };
  59. fsl_ddr_cfg_regs_t ddr_cfg_regs_667 = {
  60. .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
  61. .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
  62. .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
  63. .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_667,
  64. .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_667,
  65. .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_667,
  66. .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_667,
  67. .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
  68. .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
  69. .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_667,
  70. .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_667,
  71. .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
  72. .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_667,
  73. .ddr_data_init = CONFIG_MEM_INIT_VALUE,
  74. .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_667,
  75. .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
  76. .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
  77. .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
  78. .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
  79. .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
  80. .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL_667,
  81. .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
  82. .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
  83. .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
  84. };
  85. fixed_ddr_parm_t fixed_ddr_parm_0[] = {
  86. {750, 850, &ddr_cfg_regs_800},
  87. {607, 749, &ddr_cfg_regs_667},
  88. {0, 0, NULL}
  89. };
  90. unsigned long get_sdram_size(void)
  91. {
  92. struct cpu_type *cpu;
  93. phys_size_t ddr_size;
  94. cpu = gd->cpu;
  95. /* P1014 and it's derivatives support max 16it DDR width */
  96. if (cpu->soc_ver == SVR_P1014 || cpu->soc_ver == SVR_P1014_E)
  97. ddr_size = (CONFIG_SYS_DRAM_SIZE / 2);
  98. else
  99. ddr_size = CONFIG_SYS_DRAM_SIZE;
  100. return ddr_size;
  101. }
  102. /*
  103. * Fixed sdram init -- doesn't use serial presence detect.
  104. */
  105. phys_size_t fixed_sdram(void)
  106. {
  107. int i;
  108. char buf[32];
  109. fsl_ddr_cfg_regs_t ddr_cfg_regs;
  110. phys_size_t ddr_size;
  111. ulong ddr_freq, ddr_freq_mhz;
  112. struct cpu_type *cpu;
  113. #if defined(CONFIG_SYS_RAMBOOT)
  114. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  115. #endif
  116. ddr_freq = get_ddr_freq(0);
  117. ddr_freq_mhz = ddr_freq / 1000000;
  118. printf("Configuring DDR for %s MT/s data rate\n",
  119. strmhz(buf, ddr_freq));
  120. for (i = 0; fixed_ddr_parm_0[i].max_freq > 0; i++) {
  121. if ((ddr_freq_mhz > fixed_ddr_parm_0[i].min_freq) &&
  122. (ddr_freq_mhz <= fixed_ddr_parm_0[i].max_freq)) {
  123. memcpy(&ddr_cfg_regs, fixed_ddr_parm_0[i].ddr_settings,
  124. sizeof(ddr_cfg_regs));
  125. break;
  126. }
  127. }
  128. if (fixed_ddr_parm_0[i].max_freq == 0)
  129. panic("Unsupported DDR data rate %s MT/s data rate\n",
  130. strmhz(buf, ddr_freq));
  131. cpu = gd->cpu;
  132. /* P1014 and it's derivatives support max 16bit DDR width */
  133. if (cpu->soc_ver == SVR_P1014 || cpu->soc_ver == SVR_P1014_E) {
  134. ddr_cfg_regs.ddr_sdram_cfg |= SDRAM_CFG_16_BE;
  135. ddr_cfg_regs.cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS >> 1;
  136. ddr_cfg_regs.ddr_sdram_cfg &= ~0x00180000;
  137. ddr_cfg_regs.ddr_sdram_cfg |= 0x001080000;
  138. }
  139. ddr_size = (phys_size_t) CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  140. fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0);
  141. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE, ddr_size,
  142. LAW_TRGT_IF_DDR_1) < 0) {
  143. printf("ERROR setting Local Access Windows for DDR\n");
  144. return 0;
  145. }
  146. return ddr_size;
  147. }
  148. #else /* CONFIG_DDR_RAW_TIMING */
  149. /*
  150. * Samsung K4B2G0846C-HCF8
  151. * The following timing are for "downshift"
  152. * i.e. to use CL9 part as CL7
  153. * otherwise, tAA, tRCD, tRP will be 13500ps
  154. * and tRC will be 49500ps
  155. */
  156. dimm_params_t ddr_raw_timing = {
  157. .n_ranks = 1,
  158. .rank_density = 1073741824u,
  159. .capacity = 1073741824u,
  160. .primary_sdram_width = 32,
  161. .ec_sdram_width = 0,
  162. .registered_dimm = 0,
  163. .mirrored_dimm = 0,
  164. .n_row_addr = 15,
  165. .n_col_addr = 10,
  166. .n_banks_per_sdram_device = 8,
  167. .edc_config = 0,
  168. .burst_lengths_bitmask = 0x0c,
  169. .tCKmin_X_ps = 1875,
  170. .caslat_X = 0x1e << 4, /* 5,6,7,8 */
  171. .tAA_ps = 13125,
  172. .tWR_ps = 15000,
  173. .tRCD_ps = 13125,
  174. .tRRD_ps = 7500,
  175. .tRP_ps = 13125,
  176. .tRAS_ps = 37500,
  177. .tRC_ps = 50625,
  178. .tRFC_ps = 160000,
  179. .tWTR_ps = 7500,
  180. .tRTP_ps = 7500,
  181. .refresh_rate_ps = 7800000,
  182. .tFAW_ps = 37500,
  183. };
  184. int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
  185. unsigned int controller_number,
  186. unsigned int dimm_number)
  187. {
  188. const char dimm_model[] = "Fixed DDR on board";
  189. if ((controller_number == 0) && (dimm_number == 0)) {
  190. memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
  191. memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
  192. memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
  193. }
  194. return 0;
  195. }
  196. void fsl_ddr_board_options(memctl_options_t *popts,
  197. dimm_params_t *pdimm,
  198. unsigned int ctrl_num)
  199. {
  200. struct cpu_type *cpu;
  201. int i;
  202. popts->clk_adjust = 6;
  203. popts->cpo_override = 0x1f;
  204. popts->write_data_delay = 2;
  205. popts->half_strength_driver_enable = 1;
  206. /* Write leveling override */
  207. popts->wrlvl_en = 1;
  208. popts->wrlvl_override = 1;
  209. popts->wrlvl_sample = 0xf;
  210. popts->wrlvl_start = 0x8;
  211. popts->trwt_override = 1;
  212. popts->trwt = 0;
  213. cpu = gd->cpu;
  214. /* P1014 and it's derivatives support max 16it DDR width */
  215. if (cpu->soc_ver == SVR_P1014 || cpu->soc_ver == SVR_P1014_E)
  216. popts->data_bus_width = DDR_DATA_BUS_WIDTH_16;
  217. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  218. popts->cs_local_opts[i].odt_rd_cfg = FSL_DDR_ODT_NEVER;
  219. popts->cs_local_opts[i].odt_wr_cfg = FSL_DDR_ODT_CS;
  220. }
  221. }
  222. #endif /* CONFIG_DDR_RAW_TIMING */