canyonlands.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539
  1. /*
  2. * (C) Copyright 2008
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. /************************************************************************
  21. * canyonlands.h - configuration for Canyonlands (460EX)
  22. ***********************************************************************/
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*-----------------------------------------------------------------------
  26. * High Level Configuration Options
  27. *----------------------------------------------------------------------*/
  28. /* This config file is used for Canyonlands (460EX) and Glacier (460GT) */
  29. #ifndef CONFIG_CANYONLANDS
  30. #define CONFIG_460GT 1 /* Specific PPC460GT */
  31. #define CONFIG_HOSTNAME glacier
  32. #else
  33. #define CONFIG_460EX 1 /* Specific PPC460EX */
  34. #define CONFIG_HOSTNAME canyonlands
  35. #endif
  36. #define CONFIG_440 1
  37. #define CONFIG_4xx 1 /* ... PPC4xx family */
  38. /*
  39. * Include common defines/options for all AMCC eval boards
  40. */
  41. #include "amcc-common.h"
  42. #define CONFIG_SYS_CLK_FREQ 66666667 /* external freq to pll */
  43. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  44. #define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */
  45. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  46. #define CONFIG_BOARD_TYPES 1 /* support board types */
  47. /*-----------------------------------------------------------------------
  48. * Base addresses -- Note these are effective addresses where the
  49. * actual resources get mapped (not physical addresses)
  50. *----------------------------------------------------------------------*/
  51. #define CFG_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
  52. #define CFG_PCI_BASE 0xd0000000 /* internal PCI regs */
  53. #define CFG_PCI_TARGBASE CFG_PCI_MEMBASE
  54. #define CFG_PCIE_MEMBASE 0xb0000000 /* mapped PCIe memory */
  55. #define CFG_PCIE_MEMSIZE 0x08000000 /* smallest incr for PCIe port */
  56. #define CFG_PCIE_BASE 0xc4000000 /* PCIe UTL regs */
  57. #define CFG_PCIE0_CFGBASE 0xc0000000
  58. #define CFG_PCIE1_CFGBASE 0xc1000000
  59. #define CFG_PCIE0_XCFGBASE 0xc3000000
  60. #define CFG_PCIE1_XCFGBASE 0xc3001000
  61. #define CFG_PCIE0_UTLBASE 0xc08010000ULL /* 36bit physical addr */
  62. /* base address of inbound PCIe window */
  63. #define CFG_PCIE_INBOUND_BASE 0x000000000ULL /* 36bit physical addr */
  64. /* EBC stuff */
  65. #define CFG_NAND_ADDR 0xE0000000
  66. #define CFG_BCSR_BASE 0xE1000000
  67. #define CFG_BOOT_BASE_ADDR 0xFF000000 /* EBC Boot Space: 0xFF000000 */
  68. #define CFG_FLASH_BASE 0xFC000000 /* later mapped to this addr */
  69. #define CFG_FLASH_BASE_PHYS_H 0x4
  70. #define CFG_FLASH_BASE_PHYS_L 0xCC000000
  71. #define CFG_FLASH_BASE_PHYS (((u64)CFG_FLASH_BASE_PHYS_H << 32) | \
  72. (u64)CFG_FLASH_BASE_PHYS_L)
  73. #define CFG_FLASH_SIZE (64 << 20)
  74. #define CFG_OCM_BASE 0xE3000000 /* OCM: 16k */
  75. #define CFG_SRAM_BASE 0xE8000000 /* SRAM: 256k */
  76. #define CFG_LOCAL_CONF_REGS 0xEF000000
  77. #define CFG_PERIPHERAL_BASE 0xEF600000 /* internal peripherals */
  78. #define CFG_AHB_BASE 0xE2000000 /* internal AHB peripherals */
  79. /*-----------------------------------------------------------------------
  80. * Initial RAM & stack pointer (placed in OCM)
  81. *----------------------------------------------------------------------*/
  82. #define CFG_INIT_RAM_ADDR CFG_OCM_BASE /* OCM */
  83. #define CFG_INIT_RAM_END (4 << 10)
  84. #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
  85. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  86. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  87. /*-----------------------------------------------------------------------
  88. * Serial Port
  89. *----------------------------------------------------------------------*/
  90. #undef CONFIG_UART1_CONSOLE /* define this if you want console on UART1 */
  91. /*-----------------------------------------------------------------------
  92. * Environment
  93. *----------------------------------------------------------------------*/
  94. /*
  95. * Define here the location of the environment variables (FLASH).
  96. */
  97. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  98. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  99. #define CFG_NAND_CS 3 /* NAND chip connected to CSx */
  100. #else
  101. #define CFG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
  102. #define CFG_NAND_CS 0 /* NAND chip connected to CSx */
  103. #define CFG_ENV_IS_EMBEDDED 1 /* use embedded environment */
  104. #endif
  105. /*
  106. * IPL (Initial Program Loader, integrated inside CPU)
  107. * Will load first 4k from NAND (SPL) into cache and execute it from there.
  108. *
  109. * SPL (Secondary Program Loader)
  110. * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
  111. * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
  112. * controller and the NAND controller so that the special U-Boot image can be
  113. * loaded from NAND to SDRAM.
  114. *
  115. * NUB (NAND U-Boot)
  116. * This NAND U-Boot (NUB) is a special U-Boot version which can be started
  117. * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
  118. *
  119. * On 440EPx the SPL is copied to SDRAM before the NAND controller is
  120. * set up. While still running from cache, I experienced problems accessing
  121. * the NAND controller. sr - 2006-08-25
  122. *
  123. * This is the first official implementation of booting from 2k page sized
  124. * NAND devices (e.g. Micron 29F2G08AA 256Mbit * 8)
  125. */
  126. #define CFG_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
  127. #define CFG_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
  128. #define CFG_NAND_BOOT_SPL_DST (CFG_OCM_BASE + (12 << 10)) /* Copy SPL here */
  129. #define CFG_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
  130. #define CFG_NAND_U_BOOT_START CFG_NAND_U_BOOT_DST /* Start NUB from */
  131. /* this addr */
  132. #define CFG_NAND_BOOT_SPL_DELTA (CFG_NAND_BOOT_SPL_SRC - CFG_NAND_BOOT_SPL_DST)
  133. /*
  134. * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
  135. */
  136. #define CFG_NAND_U_BOOT_OFFS (128 << 10) /* Offset to RAM U-Boot image */
  137. #define CFG_NAND_U_BOOT_SIZE (1 << 20) /* Size of RAM U-Boot image */
  138. /*
  139. * Now the NAND chip has to be defined (no autodetection used!)
  140. */
  141. #define CFG_NAND_PAGE_SIZE (2 << 10) /* NAND chip page size */
  142. #define CFG_NAND_BLOCK_SIZE (128 << 10) /* NAND chip block size */
  143. #define CFG_NAND_PAGE_COUNT (CFG_NAND_BLOCK_SIZE / CFG_NAND_PAGE_SIZE)
  144. /* NAND chip page count */
  145. #define CFG_NAND_BAD_BLOCK_POS 0 /* Location of bad block marker*/
  146. #define CFG_NAND_5_ADDR_CYCLE /* Fifth addr used (<=128MB) */
  147. #define CFG_NAND_ECCSIZE 256
  148. #define CFG_NAND_ECCBYTES 3
  149. #define CFG_NAND_ECCSTEPS (CFG_NAND_PAGE_SIZE / CFG_NAND_ECCSIZE)
  150. #define CFG_NAND_OOBSIZE 64
  151. #define CFG_NAND_ECCTOTAL (CFG_NAND_ECCBYTES * CFG_NAND_ECCSTEPS)
  152. #define CFG_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47, \
  153. 48, 49, 50, 51, 52, 53, 54, 55, \
  154. 56, 57, 58, 59, 60, 61, 62, 63}
  155. #ifdef CFG_ENV_IS_IN_NAND
  156. /*
  157. * For NAND booting the environment is embedded in the U-Boot image. Please take
  158. * look at the file board/amcc/canyonlands/u-boot-nand.lds for details.
  159. */
  160. #define CFG_ENV_SIZE CFG_NAND_BLOCK_SIZE
  161. #define CFG_ENV_OFFSET (CFG_NAND_U_BOOT_OFFS + CFG_ENV_SIZE)
  162. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET + CFG_ENV_SIZE)
  163. #endif
  164. /*-----------------------------------------------------------------------
  165. * FLASH related
  166. *----------------------------------------------------------------------*/
  167. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  168. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  169. #define CFG_FLASH_CFI_AMD_RESET 1 /* Use AMD (Spansion) reset cmd */
  170. #define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE}
  171. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  172. #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  173. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  174. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  175. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  176. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  177. #ifdef CFG_ENV_IS_IN_FLASH
  178. #define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  179. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SECT_SIZE)
  180. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  181. /* Address and size of Redundant Environment Sector */
  182. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR - CFG_ENV_SECT_SIZE)
  183. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  184. #endif /* CFG_ENV_IS_IN_FLASH */
  185. /*-----------------------------------------------------------------------
  186. * NAND-FLASH related
  187. *----------------------------------------------------------------------*/
  188. #define CFG_MAX_NAND_DEVICE 1
  189. #define NAND_MAX_CHIPS 1
  190. #define CFG_NAND_BASE (CFG_NAND_ADDR + CFG_NAND_CS)
  191. #define CFG_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
  192. /*------------------------------------------------------------------------------
  193. * DDR SDRAM
  194. *----------------------------------------------------------------------------*/
  195. #if !defined(CONFIG_NAND_U_BOOT)
  196. /*
  197. * NAND booting U-Boot version uses a fixed initialization, since the whole
  198. * I2C SPD DIMM autodetection/calibration doesn't fit into the 4k of boot
  199. * code.
  200. */
  201. #define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
  202. #define SPD_EEPROM_ADDRESS {0x50, 0x51} /* SPD i2c spd addresses*/
  203. #define CONFIG_DDR_ECC 1 /* with ECC support */
  204. #define CONFIG_DDR_RQDC_FIXED 0x80000038 /* fixed value for RQDC */
  205. #endif
  206. #define CFG_MBYTES_SDRAM 512 /* 512MB */
  207. /*-----------------------------------------------------------------------
  208. * I2C
  209. *----------------------------------------------------------------------*/
  210. #define CFG_I2C_SPEED 400000 /* I2C speed */
  211. #define CFG_I2C_MULTI_EEPROMS
  212. #define CFG_I2C_EEPROM_ADDR (0xa8>>1)
  213. #define CFG_I2C_EEPROM_ADDR_LEN 1
  214. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  215. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  216. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  217. /* I2C SYSMON (LM75, AD7414 is almost compatible) */
  218. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  219. #define CONFIG_DTT_AD7414 1 /* use AD7414 */
  220. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  221. #define CFG_DTT_MAX_TEMP 70
  222. #define CFG_DTT_LOW_TEMP -30
  223. #define CFG_DTT_HYSTERESIS 3
  224. /* RTC configuration */
  225. #define CONFIG_RTC_M41T62 1
  226. #define CFG_I2C_RTC_ADDR 0x68
  227. /*-----------------------------------------------------------------------
  228. * Ethernet
  229. *----------------------------------------------------------------------*/
  230. #define CONFIG_IBM_EMAC4_V4 1
  231. #define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
  232. #define CONFIG_PHY1_ADDR 1
  233. #define CONFIG_HAS_ETH0
  234. #define CONFIG_HAS_ETH1
  235. /* Only Glacier (460GT) has 4 EMAC interfaces */
  236. #ifdef CONFIG_460GT
  237. #define CONFIG_PHY2_ADDR 2
  238. #define CONFIG_PHY3_ADDR 3
  239. #define CONFIG_HAS_ETH2
  240. #define CONFIG_HAS_ETH3
  241. #endif
  242. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  243. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  244. #define CONFIG_PHY_DYNAMIC_ANEG 1
  245. /*-----------------------------------------------------------------------
  246. * USB-OHCI
  247. *----------------------------------------------------------------------*/
  248. /* Only Canyonlands (460EX) has USB */
  249. #ifdef CONFIG_460EX
  250. #define CONFIG_USB_OHCI_NEW
  251. #define CONFIG_USB_STORAGE
  252. #undef CFG_OHCI_BE_CONTROLLER /* 460EX has little endian descriptors */
  253. #define CFG_OHCI_SWAP_REG_ACCESS /* 460EX has little endian register */
  254. #define CFG_OHCI_USE_NPS /* force NoPowerSwitching mode */
  255. #define CFG_USB_OHCI_REGS_BASE (CFG_AHB_BASE | 0xd0000)
  256. #define CFG_USB_OHCI_SLOT_NAME "ppc440"
  257. #define CFG_USB_OHCI_MAX_ROOT_PORTS 15
  258. #endif
  259. /*
  260. * Default environment variables
  261. */
  262. #define CONFIG_EXTRA_ENV_SETTINGS \
  263. CONFIG_AMCC_DEF_ENV \
  264. CONFIG_AMCC_DEF_ENV_POWERPC \
  265. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  266. CONFIG_AMCC_DEF_ENV_NAND_UPD \
  267. "kernel_addr=fc000000\0" \
  268. "fdt_addr=fc1e0000\0" \
  269. "ramdisk_addr=fc200000\0" \
  270. "pciconfighost=1\0" \
  271. "pcie_mode=RP:RP\0" \
  272. ""
  273. /*
  274. * Commands additional to the ones defined in amcc-common.h
  275. */
  276. #define CONFIG_CMD_DATE
  277. #define CONFIG_CMD_DTT
  278. #define CONFIG_CMD_NAND
  279. #define CONFIG_CMD_PCI
  280. #define CONFIG_CMD_SDRAM
  281. #define CONFIG_CMD_SNTP
  282. #ifdef CONFIG_460EX
  283. #define CONFIG_CMD_EXT2
  284. #define CONFIG_CMD_FAT
  285. #define CONFIG_CMD_USB
  286. #endif
  287. /* Partitions */
  288. #define CONFIG_MAC_PARTITION
  289. #define CONFIG_DOS_PARTITION
  290. #define CONFIG_ISO_PARTITION
  291. /*-----------------------------------------------------------------------
  292. * PCI stuff
  293. *----------------------------------------------------------------------*/
  294. /* General PCI */
  295. #define CONFIG_PCI /* include pci support */
  296. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  297. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  298. #define CONFIG_PCI_CONFIG_HOST_BRIDGE
  299. /* Board-specific PCI */
  300. #define CFG_PCI_TARGET_INIT /* let board init pci target */
  301. #undef CFG_PCI_MASTER_INIT
  302. #define CFG_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
  303. #define CFG_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  304. /*-----------------------------------------------------------------------
  305. * External Bus Controller (EBC) Setup
  306. *----------------------------------------------------------------------*/
  307. /*
  308. * Canyonlands has 64MBytes of NOR FLASH (Spansion 29GL512), but the
  309. * boot EBC mapping only supports a maximum of 16MBytes
  310. * (4.ff00.0000 - 4.ffff.ffff).
  311. * To solve this problem, the FLASH has to get remapped to another
  312. * EBC address which accepts bigger regions:
  313. *
  314. * 0xfc00.0000 -> 4.cc00.0000
  315. */
  316. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  317. /* Memory Bank 3 (NOR-FLASH) initialization */
  318. #define CFG_EBC_PB3AP 0x10055e00
  319. #define CFG_EBC_PB3CR (CFG_BOOT_BASE_ADDR | 0x9a000)
  320. /* Memory Bank 0 (NAND-FLASH) initialization */
  321. #define CFG_EBC_PB0AP 0x018003c0
  322. #define CFG_EBC_PB0CR (CFG_NAND_ADDR | 0x1E000) /* BAS=NAND,BS=1MB,BU=R/W,BW=32bit*/
  323. #else
  324. /* Memory Bank 0 (NOR-FLASH) initialization */
  325. #define CFG_EBC_PB0AP 0x10055e00
  326. #define CFG_EBC_PB0CR (CFG_BOOT_BASE_ADDR | 0x9a000)
  327. /* Memory Bank 3 (NAND-FLASH) initialization */
  328. #define CFG_EBC_PB3AP 0x018003c0
  329. #define CFG_EBC_PB3CR (CFG_NAND_ADDR | 0x1E000) /* BAS=NAND,BS=1MB,BU=R/W,BW=32bit*/
  330. #endif
  331. /* Memory Bank 2 (CPLD) initialization */
  332. #define CFG_EBC_PB2AP 0x00804240
  333. #define CFG_EBC_PB2CR (CFG_BCSR_BASE | 0x18000) /* BAS=CPLD,BS=1M,BU=RW,BW=32bit */
  334. #define CFG_EBC_CFG 0xB8400000 /* EBC0_CFG */
  335. /*
  336. * PPC4xx GPIO Configuration
  337. */
  338. #ifdef CONFIG_460EX
  339. /* 460EX: Use USB configuration */
  340. #define CFG_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  341. { \
  342. /* GPIO Core 0 */ \
  343. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 GMC1TxD(0) USB2HostD(0) */ \
  344. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 GMC1TxD(1) USB2HostD(1) */ \
  345. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 GMC1TxD(2) USB2HostD(2) */ \
  346. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 GMC1TxD(3) USB2HostD(3) */ \
  347. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 GMC1TxD(4) USB2HostD(4) */ \
  348. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 GMC1TxD(5) USB2HostD(5) */ \
  349. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 GMC1TxD(6) USB2HostD(6) */ \
  350. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 GMC1TxD(7) USB2HostD(7) */ \
  351. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 GMC1RxD(0) USB2OTGD(0) */ \
  352. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 GMC1RxD(1) USB2OTGD(1) */ \
  353. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 GMC1RxD(2) USB2OTGD(2) */ \
  354. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 GMC1RxD(3) USB2OTGD(3) */ \
  355. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO12 GMC1RxD(4) USB2OTGD(4) */ \
  356. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO13 GMC1RxD(5) USB2OTGD(5) */ \
  357. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO14 GMC1RxD(6) USB2OTGD(6) */ \
  358. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO15 GMC1RxD(7) USB2OTGD(7) */ \
  359. {GPIO0_BASE, GPIO_IN , GPIO_SEL, GPIO_OUT_0}, /* GPIO16 GMC1TxER USB2HostStop */ \
  360. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMC1CD USB2HostNext */ \
  361. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMC1RxER USB2HostDir */ \
  362. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO19 GMC1TxEN USB2OTGStop */ \
  363. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 GMC1CRS USB2OTGNext */ \
  364. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 GMC1RxDV USB2OTGDir */ \
  365. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO22 NFRDY */ \
  366. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 NFREN */ \
  367. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 NFWEN */ \
  368. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 NFCLE */ \
  369. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 NFALE */ \
  370. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO27 IRQ(0) */ \
  371. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO28 IRQ(1) */ \
  372. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO29 IRQ(2) */ \
  373. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO30 PerPar0 DMAReq2 IRQ(7)*/ \
  374. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO31 PerPar1 DMAAck2 IRQ(8)*/ \
  375. }, \
  376. { \
  377. /* GPIO Core 1 */ \
  378. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO32 PerPar2 EOT2/TC2 IRQ(9)*/ \
  379. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO33 PerPar3 DMAReq3 IRQ(4)*/ \
  380. {GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
  381. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
  382. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N DMAAck3 UART3_SIN*/ \
  383. {GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EOT3/TC3 UART3_SOUT*/ \
  384. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
  385. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
  386. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 IRQ(3) */ \
  387. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 CS(1) */ \
  388. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 CS(2) */ \
  389. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 CS(3) DMAReq1 IRQ(10)*/ \
  390. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO44 CS(4) DMAAck1 IRQ(11)*/ \
  391. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO45 CS(5) EOT/TC1 IRQ(12)*/ \
  392. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 PerAddr(5) DMAReq0 IRQ(13)*/ \
  393. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 PerAddr(6) DMAAck0 IRQ(14)*/ \
  394. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 PerAddr(7) EOT/TC0 IRQ(15)*/ \
  395. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
  396. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
  397. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
  398. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
  399. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
  400. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
  401. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
  402. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
  403. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
  404. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
  405. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
  406. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
  407. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
  408. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
  409. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
  410. } \
  411. }
  412. #else
  413. /* 460GT: Use EMAC2+3 configuration */
  414. #define CFG_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  415. { \
  416. /* GPIO Core 0 */ \
  417. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 GMC1TxD(0) USB2HostD(0) */ \
  418. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 GMC1TxD(1) USB2HostD(1) */ \
  419. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 GMC1TxD(2) USB2HostD(2) */ \
  420. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 GMC1TxD(3) USB2HostD(3) */ \
  421. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 GMC1TxD(4) USB2HostD(4) */ \
  422. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 GMC1TxD(5) USB2HostD(5) */ \
  423. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 GMC1TxD(6) USB2HostD(6) */ \
  424. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 GMC1TxD(7) USB2HostD(7) */ \
  425. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 GMC1RxD(0) USB2OTGD(0) */ \
  426. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 GMC1RxD(1) USB2OTGD(1) */ \
  427. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 GMC1RxD(2) USB2OTGD(2) */ \
  428. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 GMC1RxD(3) USB2OTGD(3) */ \
  429. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO12 GMC1RxD(4) USB2OTGD(4) */ \
  430. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO13 GMC1RxD(5) USB2OTGD(5) */ \
  431. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO14 GMC1RxD(6) USB2OTGD(6) */ \
  432. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO15 GMC1RxD(7) USB2OTGD(7) */ \
  433. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 GMC1TxER USB2HostStop */ \
  434. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMC1CD USB2HostNext */ \
  435. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMC1RxER USB2HostDir */ \
  436. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 GMC1TxEN USB2OTGStop */ \
  437. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 GMC1CRS USB2OTGNext */ \
  438. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 GMC1RxDV USB2OTGDir */ \
  439. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO22 NFRDY */ \
  440. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 NFREN */ \
  441. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 NFWEN */ \
  442. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 NFCLE */ \
  443. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 NFALE */ \
  444. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO27 IRQ(0) */ \
  445. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO28 IRQ(1) */ \
  446. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO29 IRQ(2) */ \
  447. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO30 PerPar0 DMAReq2 IRQ(7)*/ \
  448. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO31 PerPar1 DMAAck2 IRQ(8)*/ \
  449. }, \
  450. { \
  451. /* GPIO Core 1 */ \
  452. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO32 PerPar2 EOT2/TC2 IRQ(9)*/ \
  453. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO33 PerPar3 DMAReq3 IRQ(4)*/ \
  454. {GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
  455. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
  456. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N DMAAck3 UART3_SIN*/ \
  457. {GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EOT3/TC3 UART3_SOUT*/ \
  458. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
  459. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
  460. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 IRQ(3) */ \
  461. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 CS(1) */ \
  462. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 CS(2) */ \
  463. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 CS(3) DMAReq1 IRQ(10)*/ \
  464. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO44 CS(4) DMAAck1 IRQ(11)*/ \
  465. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO45 CS(5) EOT/TC1 IRQ(12)*/ \
  466. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 PerAddr(5) DMAReq0 IRQ(13)*/ \
  467. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 PerAddr(6) DMAAck0 IRQ(14)*/ \
  468. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 PerAddr(7) EOT/TC0 IRQ(15)*/ \
  469. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
  470. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
  471. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
  472. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
  473. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
  474. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
  475. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
  476. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
  477. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
  478. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
  479. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
  480. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
  481. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
  482. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
  483. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
  484. } \
  485. }
  486. #endif
  487. #endif /* __CONFIG_H */