fdt.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777
  1. /*
  2. * Copyright 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <libfdt.h>
  27. #include <fdt_support.h>
  28. #include <asm/processor.h>
  29. #include <linux/ctype.h>
  30. #include <asm/io.h>
  31. #include <asm/fsl_portals.h>
  32. #ifdef CONFIG_FSL_ESDHC
  33. #include <fsl_esdhc.h>
  34. #endif
  35. #include "../../../../drivers/qe/qe.h" /* For struct qe_firmware */
  36. DECLARE_GLOBAL_DATA_PTR;
  37. extern void ft_qe_setup(void *blob);
  38. extern void ft_fixup_num_cores(void *blob);
  39. extern void ft_srio_setup(void *blob);
  40. #ifdef CONFIG_MP
  41. #include "mp.h"
  42. void ft_fixup_cpu(void *blob, u64 memory_limit)
  43. {
  44. int off;
  45. ulong spin_tbl_addr = get_spin_phys_addr();
  46. u32 bootpg = determine_mp_bootpg();
  47. u32 id = get_my_id();
  48. const char *enable_method;
  49. off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
  50. while (off != -FDT_ERR_NOTFOUND) {
  51. u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
  52. if (reg) {
  53. u64 val = *reg * SIZE_BOOT_ENTRY + spin_tbl_addr;
  54. val = cpu_to_fdt32(val);
  55. if (*reg == id) {
  56. fdt_setprop_string(blob, off, "status",
  57. "okay");
  58. } else {
  59. fdt_setprop_string(blob, off, "status",
  60. "disabled");
  61. }
  62. if (hold_cores_in_reset(0)) {
  63. #ifdef CONFIG_FSL_CORENET
  64. /* Cores held in reset, use BRR to release */
  65. enable_method = "fsl,brr-holdoff";
  66. #else
  67. /* Cores held in reset, use EEBPCR to release */
  68. enable_method = "fsl,eebpcr-holdoff";
  69. #endif
  70. } else {
  71. /* Cores out of reset and in a spin-loop */
  72. enable_method = "spin-table";
  73. fdt_setprop(blob, off, "cpu-release-addr",
  74. &val, sizeof(val));
  75. }
  76. fdt_setprop_string(blob, off, "enable-method",
  77. enable_method);
  78. } else {
  79. printf ("cpu NULL\n");
  80. }
  81. off = fdt_node_offset_by_prop_value(blob, off,
  82. "device_type", "cpu", 4);
  83. }
  84. /* Reserve the boot page so OSes dont use it */
  85. if ((u64)bootpg < memory_limit) {
  86. off = fdt_add_mem_rsv(blob, bootpg, (u64)4096);
  87. if (off < 0)
  88. printf("%s: %s\n", __FUNCTION__, fdt_strerror(off));
  89. }
  90. }
  91. #endif
  92. #ifdef CONFIG_SYS_FSL_CPC
  93. static inline void ft_fixup_l3cache(void *blob, int off)
  94. {
  95. u32 line_size, num_ways, size, num_sets;
  96. cpc_corenet_t *cpc = (void *)CONFIG_SYS_FSL_CPC_ADDR;
  97. u32 cfg0 = in_be32(&cpc->cpccfg0);
  98. size = CPC_CFG0_SZ_K(cfg0) * 1024 * CONFIG_SYS_NUM_CPC;
  99. num_ways = CPC_CFG0_NUM_WAYS(cfg0);
  100. line_size = CPC_CFG0_LINE_SZ(cfg0);
  101. num_sets = size / (line_size * num_ways);
  102. fdt_setprop(blob, off, "cache-unified", NULL, 0);
  103. fdt_setprop_cell(blob, off, "cache-block-size", line_size);
  104. fdt_setprop_cell(blob, off, "cache-size", size);
  105. fdt_setprop_cell(blob, off, "cache-sets", num_sets);
  106. fdt_setprop_cell(blob, off, "cache-level", 3);
  107. #ifdef CONFIG_SYS_CACHE_STASHING
  108. fdt_setprop_cell(blob, off, "cache-stash-id", 1);
  109. #endif
  110. }
  111. #else
  112. #define ft_fixup_l3cache(x, y)
  113. #endif
  114. #if defined(CONFIG_L2_CACHE)
  115. /* return size in kilobytes */
  116. static inline u32 l2cache_size(void)
  117. {
  118. volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
  119. volatile u32 l2siz_field = (l2cache->l2ctl >> 28) & 0x3;
  120. u32 ver = SVR_SOC_VER(get_svr());
  121. switch (l2siz_field) {
  122. case 0x0:
  123. break;
  124. case 0x1:
  125. if (ver == SVR_8540 || ver == SVR_8560 ||
  126. ver == SVR_8541 || ver == SVR_8555)
  127. return 128;
  128. else
  129. return 256;
  130. break;
  131. case 0x2:
  132. if (ver == SVR_8540 || ver == SVR_8560 ||
  133. ver == SVR_8541 || ver == SVR_8555)
  134. return 256;
  135. else
  136. return 512;
  137. break;
  138. case 0x3:
  139. return 1024;
  140. break;
  141. }
  142. return 0;
  143. }
  144. static inline void ft_fixup_l2cache(void *blob)
  145. {
  146. int len, off;
  147. u32 *ph;
  148. struct cpu_type *cpu = identify_cpu(SVR_SOC_VER(get_svr()));
  149. const u32 line_size = 32;
  150. const u32 num_ways = 8;
  151. const u32 size = l2cache_size() * 1024;
  152. const u32 num_sets = size / (line_size * num_ways);
  153. off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
  154. if (off < 0) {
  155. debug("no cpu node fount\n");
  156. return;
  157. }
  158. ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
  159. if (ph == NULL) {
  160. debug("no next-level-cache property\n");
  161. return ;
  162. }
  163. off = fdt_node_offset_by_phandle(blob, *ph);
  164. if (off < 0) {
  165. printf("%s: %s\n", __func__, fdt_strerror(off));
  166. return ;
  167. }
  168. if (cpu) {
  169. char buf[40];
  170. if (isdigit(cpu->name[0])) {
  171. /* MPCxxxx, where xxxx == 4-digit number */
  172. len = sprintf(buf, "fsl,mpc%s-l2-cache-controller",
  173. cpu->name) + 1;
  174. } else {
  175. /* Pxxxx or Txxxx, where xxxx == 4-digit number */
  176. len = sprintf(buf, "fsl,%c%s-l2-cache-controller",
  177. tolower(cpu->name[0]), cpu->name + 1) + 1;
  178. }
  179. /*
  180. * append "cache" after the NULL character that the previous
  181. * sprintf wrote. This is how a device tree stores multiple
  182. * strings in a property.
  183. */
  184. len += sprintf(buf + len, "cache") + 1;
  185. fdt_setprop(blob, off, "compatible", buf, len);
  186. }
  187. fdt_setprop(blob, off, "cache-unified", NULL, 0);
  188. fdt_setprop_cell(blob, off, "cache-block-size", line_size);
  189. fdt_setprop_cell(blob, off, "cache-size", size);
  190. fdt_setprop_cell(blob, off, "cache-sets", num_sets);
  191. fdt_setprop_cell(blob, off, "cache-level", 2);
  192. /* we dont bother w/L3 since no platform of this type has one */
  193. }
  194. #elif defined(CONFIG_BACKSIDE_L2_CACHE)
  195. static inline void ft_fixup_l2cache(void *blob)
  196. {
  197. int off, l2_off, l3_off = -1;
  198. u32 *ph;
  199. u32 l2cfg0 = mfspr(SPRN_L2CFG0);
  200. u32 size, line_size, num_ways, num_sets;
  201. int has_l2 = 1;
  202. /* P2040/P2040E has no L2, so dont set any L2 props */
  203. if (SVR_SOC_VER(get_svr()) == SVR_P2040)
  204. has_l2 = 0;
  205. size = (l2cfg0 & 0x3fff) * 64 * 1024;
  206. num_ways = ((l2cfg0 >> 14) & 0x1f) + 1;
  207. line_size = (((l2cfg0 >> 23) & 0x3) + 1) * 32;
  208. num_sets = size / (line_size * num_ways);
  209. off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
  210. while (off != -FDT_ERR_NOTFOUND) {
  211. ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
  212. if (ph == NULL) {
  213. debug("no next-level-cache property\n");
  214. goto next;
  215. }
  216. l2_off = fdt_node_offset_by_phandle(blob, *ph);
  217. if (l2_off < 0) {
  218. printf("%s: %s\n", __func__, fdt_strerror(off));
  219. goto next;
  220. }
  221. if (has_l2) {
  222. #ifdef CONFIG_SYS_CACHE_STASHING
  223. u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
  224. if (reg)
  225. fdt_setprop_cell(blob, l2_off, "cache-stash-id",
  226. (*reg * 2) + 32 + 1);
  227. #endif
  228. fdt_setprop(blob, l2_off, "cache-unified", NULL, 0);
  229. fdt_setprop_cell(blob, l2_off, "cache-block-size",
  230. line_size);
  231. fdt_setprop_cell(blob, l2_off, "cache-size", size);
  232. fdt_setprop_cell(blob, l2_off, "cache-sets", num_sets);
  233. fdt_setprop_cell(blob, l2_off, "cache-level", 2);
  234. fdt_setprop(blob, l2_off, "compatible", "cache", 6);
  235. }
  236. if (l3_off < 0) {
  237. ph = (u32 *)fdt_getprop(blob, l2_off, "next-level-cache", 0);
  238. if (ph == NULL) {
  239. debug("no next-level-cache property\n");
  240. goto next;
  241. }
  242. l3_off = *ph;
  243. }
  244. next:
  245. off = fdt_node_offset_by_prop_value(blob, off,
  246. "device_type", "cpu", 4);
  247. }
  248. if (l3_off > 0) {
  249. l3_off = fdt_node_offset_by_phandle(blob, l3_off);
  250. if (l3_off < 0) {
  251. printf("%s: %s\n", __func__, fdt_strerror(off));
  252. return ;
  253. }
  254. ft_fixup_l3cache(blob, l3_off);
  255. }
  256. }
  257. #else
  258. #define ft_fixup_l2cache(x)
  259. #endif
  260. static inline void ft_fixup_cache(void *blob)
  261. {
  262. int off;
  263. off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
  264. while (off != -FDT_ERR_NOTFOUND) {
  265. u32 l1cfg0 = mfspr(SPRN_L1CFG0);
  266. u32 l1cfg1 = mfspr(SPRN_L1CFG1);
  267. u32 isize, iline_size, inum_sets, inum_ways;
  268. u32 dsize, dline_size, dnum_sets, dnum_ways;
  269. /* d-side config */
  270. dsize = (l1cfg0 & 0x7ff) * 1024;
  271. dnum_ways = ((l1cfg0 >> 11) & 0xff) + 1;
  272. dline_size = (((l1cfg0 >> 23) & 0x3) + 1) * 32;
  273. dnum_sets = dsize / (dline_size * dnum_ways);
  274. fdt_setprop_cell(blob, off, "d-cache-block-size", dline_size);
  275. fdt_setprop_cell(blob, off, "d-cache-size", dsize);
  276. fdt_setprop_cell(blob, off, "d-cache-sets", dnum_sets);
  277. #ifdef CONFIG_SYS_CACHE_STASHING
  278. {
  279. u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
  280. if (reg)
  281. fdt_setprop_cell(blob, off, "cache-stash-id",
  282. (*reg * 2) + 32 + 0);
  283. }
  284. #endif
  285. /* i-side config */
  286. isize = (l1cfg1 & 0x7ff) * 1024;
  287. inum_ways = ((l1cfg1 >> 11) & 0xff) + 1;
  288. iline_size = (((l1cfg1 >> 23) & 0x3) + 1) * 32;
  289. inum_sets = isize / (iline_size * inum_ways);
  290. fdt_setprop_cell(blob, off, "i-cache-block-size", iline_size);
  291. fdt_setprop_cell(blob, off, "i-cache-size", isize);
  292. fdt_setprop_cell(blob, off, "i-cache-sets", inum_sets);
  293. off = fdt_node_offset_by_prop_value(blob, off,
  294. "device_type", "cpu", 4);
  295. }
  296. ft_fixup_l2cache(blob);
  297. }
  298. void fdt_add_enet_stashing(void *fdt)
  299. {
  300. do_fixup_by_compat(fdt, "gianfar", "bd-stash", NULL, 0, 1);
  301. do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-len", 96, 1);
  302. do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-idx", 0, 1);
  303. do_fixup_by_compat(fdt, "fsl,etsec2", "bd-stash", NULL, 0, 1);
  304. do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-len", 96, 1);
  305. do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-idx", 0, 1);
  306. }
  307. #if defined(CONFIG_SYS_DPAA_FMAN) || defined(CONFIG_SYS_DPAA_PME)
  308. #ifdef CONFIG_SYS_DPAA_FMAN
  309. static void ft_fixup_clks(void *blob, const char *compat, u32 offset,
  310. unsigned long freq)
  311. {
  312. phys_addr_t phys = offset + CONFIG_SYS_CCSRBAR_PHYS;
  313. int off = fdt_node_offset_by_compat_reg(blob, compat, phys);
  314. if (off >= 0) {
  315. off = fdt_setprop_cell(blob, off, "clock-frequency", freq);
  316. if (off > 0)
  317. printf("WARNING enable to set clock-frequency "
  318. "for %s: %s\n", compat, fdt_strerror(off));
  319. }
  320. }
  321. #endif
  322. static void ft_fixup_dpaa_clks(void *blob)
  323. {
  324. sys_info_t sysinfo;
  325. get_sys_info(&sysinfo);
  326. #ifdef CONFIG_SYS_DPAA_FMAN
  327. ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM1_OFFSET,
  328. sysinfo.freqFMan[0]);
  329. #if (CONFIG_SYS_NUM_FMAN == 2)
  330. ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM2_OFFSET,
  331. sysinfo.freqFMan[1]);
  332. #endif
  333. #endif
  334. #ifdef CONFIG_SYS_DPAA_PME
  335. do_fixup_by_compat_u32(blob, "fsl,pme",
  336. "clock-frequency", sysinfo.freqPME, 1);
  337. #endif
  338. }
  339. #else
  340. #define ft_fixup_dpaa_clks(x)
  341. #endif
  342. #ifdef CONFIG_QE
  343. static void ft_fixup_qe_snum(void *blob)
  344. {
  345. unsigned int svr;
  346. svr = mfspr(SPRN_SVR);
  347. if (SVR_SOC_VER(svr) == SVR_8569) {
  348. if(IS_SVR_REV(svr, 1, 0))
  349. do_fixup_by_compat_u32(blob, "fsl,qe",
  350. "fsl,qe-num-snums", 46, 1);
  351. else
  352. do_fixup_by_compat_u32(blob, "fsl,qe",
  353. "fsl,qe-num-snums", 76, 1);
  354. }
  355. }
  356. #endif
  357. /**
  358. * fdt_fixup_fman_firmware -- insert the Fman firmware into the device tree
  359. *
  360. * The binding for an Fman firmware node is documented in
  361. * Documentation/powerpc/dts-bindings/fsl/dpaa/fman.txt. This node contains
  362. * the actual Fman firmware binary data. The operating system is expected to
  363. * be able to parse the binary data to determine any attributes it needs.
  364. */
  365. #ifdef CONFIG_SYS_DPAA_FMAN
  366. void fdt_fixup_fman_firmware(void *blob)
  367. {
  368. int rc, fmnode, fwnode = -1;
  369. uint32_t phandle;
  370. struct qe_firmware *fmanfw;
  371. const struct qe_header *hdr;
  372. unsigned int length;
  373. uint32_t crc;
  374. const char *p;
  375. /* The first Fman we find will contain the actual firmware. */
  376. fmnode = fdt_node_offset_by_compatible(blob, -1, "fsl,fman");
  377. if (fmnode < 0)
  378. /* Exit silently if there are no Fman devices */
  379. return;
  380. /* If we already have a firmware node, then also exit silently. */
  381. if (fdt_node_offset_by_compatible(blob, -1, "fsl,fman-firmware") > 0)
  382. return;
  383. /* If the environment variable is not set, then exit silently */
  384. p = getenv("fman_ucode");
  385. if (!p)
  386. return;
  387. fmanfw = (struct qe_firmware *) simple_strtoul(p, NULL, 0);
  388. if (!fmanfw)
  389. return;
  390. hdr = &fmanfw->header;
  391. length = be32_to_cpu(hdr->length);
  392. /* Verify the firmware. */
  393. if ((hdr->magic[0] != 'Q') || (hdr->magic[1] != 'E') ||
  394. (hdr->magic[2] != 'F')) {
  395. printf("Data at %p is not an Fman firmware\n", fmanfw);
  396. return;
  397. }
  398. if (length > CONFIG_SYS_QE_FMAN_FW_LENGTH) {
  399. printf("Fman firmware at %p is too large (size=%u)\n",
  400. fmanfw, length);
  401. return;
  402. }
  403. length -= sizeof(u32); /* Subtract the size of the CRC */
  404. crc = be32_to_cpu(*(u32 *)((void *)fmanfw + length));
  405. if (crc != crc32_no_comp(0, (void *)fmanfw, length)) {
  406. printf("Fman firmware at %p has invalid CRC\n", fmanfw);
  407. return;
  408. }
  409. /* Increase the size of the fdt to make room for the node. */
  410. rc = fdt_increase_size(blob, fmanfw->header.length);
  411. if (rc < 0) {
  412. printf("Unable to make room for Fman firmware: %s\n",
  413. fdt_strerror(rc));
  414. return;
  415. }
  416. /* Create the firmware node. */
  417. fwnode = fdt_add_subnode(blob, fmnode, "fman-firmware");
  418. if (fwnode < 0) {
  419. char s[64];
  420. fdt_get_path(blob, fmnode, s, sizeof(s));
  421. printf("Could not add firmware node to %s: %s\n", s,
  422. fdt_strerror(fwnode));
  423. return;
  424. }
  425. rc = fdt_setprop_string(blob, fwnode, "compatible", "fsl,fman-firmware");
  426. if (rc < 0) {
  427. char s[64];
  428. fdt_get_path(blob, fwnode, s, sizeof(s));
  429. printf("Could not add compatible property to node %s: %s\n", s,
  430. fdt_strerror(rc));
  431. return;
  432. }
  433. phandle = fdt_create_phandle(blob, fwnode);
  434. if (!phandle) {
  435. char s[64];
  436. fdt_get_path(blob, fwnode, s, sizeof(s));
  437. printf("Could not add phandle property to node %s: %s\n", s,
  438. fdt_strerror(rc));
  439. return;
  440. }
  441. rc = fdt_setprop(blob, fwnode, "fsl,firmware", fmanfw, fmanfw->header.length);
  442. if (rc < 0) {
  443. char s[64];
  444. fdt_get_path(blob, fwnode, s, sizeof(s));
  445. printf("Could not add firmware property to node %s: %s\n", s,
  446. fdt_strerror(rc));
  447. return;
  448. }
  449. /* Find all other Fman nodes and point them to the firmware node. */
  450. while ((fmnode = fdt_node_offset_by_compatible(blob, fmnode, "fsl,fman")) > 0) {
  451. rc = fdt_setprop_cell(blob, fmnode, "fsl,firmware-phandle", phandle);
  452. if (rc < 0) {
  453. char s[64];
  454. fdt_get_path(blob, fmnode, s, sizeof(s));
  455. printf("Could not add pointer property to node %s: %s\n",
  456. s, fdt_strerror(rc));
  457. return;
  458. }
  459. }
  460. }
  461. #else
  462. #define fdt_fixup_fman_firmware(x)
  463. #endif
  464. #if defined(CONFIG_PPC_P4080) || defined(CONFIG_PPC_P3060)
  465. static void fdt_fixup_usb(void *fdt)
  466. {
  467. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  468. u32 rcwsr11 = in_be32(&gur->rcwsr[11]);
  469. int off;
  470. off = fdt_node_offset_by_compatible(fdt, -1, "fsl,mpc85xx-usb2-mph");
  471. if ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) !=
  472. FSL_CORENET_RCWSR11_EC1_FM1_USB1)
  473. fdt_status_disabled(fdt, off);
  474. off = fdt_node_offset_by_compatible(fdt, -1, "fsl,mpc85xx-usb2-dr");
  475. if ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) !=
  476. FSL_CORENET_RCWSR11_EC2_USB2)
  477. fdt_status_disabled(fdt, off);
  478. }
  479. #else
  480. #define fdt_fixup_usb(x)
  481. #endif
  482. void ft_cpu_setup(void *blob, bd_t *bd)
  483. {
  484. int off;
  485. int val;
  486. sys_info_t sysinfo;
  487. /* delete crypto node if not on an E-processor */
  488. if (!IS_E_PROCESSOR(get_svr()))
  489. fdt_fixup_crypto_node(blob, 0);
  490. fdt_fixup_ethernet(blob);
  491. fdt_add_enet_stashing(blob);
  492. do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
  493. "timebase-frequency", get_tbclk(), 1);
  494. do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
  495. "bus-frequency", bd->bi_busfreq, 1);
  496. get_sys_info(&sysinfo);
  497. off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
  498. while (off != -FDT_ERR_NOTFOUND) {
  499. u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
  500. val = cpu_to_fdt32(sysinfo.freqProcessor[*reg]);
  501. fdt_setprop(blob, off, "clock-frequency", &val, 4);
  502. off = fdt_node_offset_by_prop_value(blob, off, "device_type",
  503. "cpu", 4);
  504. }
  505. do_fixup_by_prop_u32(blob, "device_type", "soc", 4,
  506. "bus-frequency", bd->bi_busfreq, 1);
  507. do_fixup_by_compat_u32(blob, "fsl,pq3-localbus",
  508. "bus-frequency", gd->lbc_clk, 1);
  509. do_fixup_by_compat_u32(blob, "fsl,elbc",
  510. "bus-frequency", gd->lbc_clk, 1);
  511. #ifdef CONFIG_QE
  512. ft_qe_setup(blob);
  513. ft_fixup_qe_snum(blob);
  514. #endif
  515. fdt_fixup_fman_firmware(blob);
  516. #ifdef CONFIG_SYS_NS16550
  517. do_fixup_by_compat_u32(blob, "ns16550",
  518. "clock-frequency", CONFIG_SYS_NS16550_CLK, 1);
  519. #endif
  520. #ifdef CONFIG_CPM2
  521. do_fixup_by_compat_u32(blob, "fsl,cpm2-scc-uart",
  522. "current-speed", bd->bi_baudrate, 1);
  523. do_fixup_by_compat_u32(blob, "fsl,cpm2-brg",
  524. "clock-frequency", bd->bi_brgfreq, 1);
  525. #endif
  526. #ifdef CONFIG_FSL_CORENET
  527. do_fixup_by_compat_u32(blob, "fsl,qoriq-clockgen-1.0",
  528. "clock-frequency", CONFIG_SYS_CLK_FREQ, 1);
  529. #endif
  530. fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
  531. #ifdef CONFIG_MP
  532. ft_fixup_cpu(blob, (u64)bd->bi_memstart + (u64)bd->bi_memsize);
  533. ft_fixup_num_cores(blob);
  534. #endif
  535. ft_fixup_cache(blob);
  536. #if defined(CONFIG_FSL_ESDHC)
  537. fdt_fixup_esdhc(blob, bd);
  538. #endif
  539. ft_fixup_dpaa_clks(blob);
  540. #if defined(CONFIG_SYS_BMAN_MEM_PHYS)
  541. fdt_portal(blob, "fsl,bman-portal", "bman-portals",
  542. (u64)CONFIG_SYS_BMAN_MEM_PHYS,
  543. CONFIG_SYS_BMAN_MEM_SIZE);
  544. fdt_fixup_bportals(blob);
  545. #endif
  546. #if defined(CONFIG_SYS_QMAN_MEM_PHYS)
  547. fdt_portal(blob, "fsl,qman-portal", "qman-portals",
  548. (u64)CONFIG_SYS_QMAN_MEM_PHYS,
  549. CONFIG_SYS_QMAN_MEM_SIZE);
  550. fdt_fixup_qportals(blob);
  551. #endif
  552. #ifdef CONFIG_SYS_SRIO
  553. ft_srio_setup(blob);
  554. #endif
  555. /*
  556. * system-clock = CCB clock/2
  557. * Here gd->bus_clk = CCB clock
  558. * We are using the system clock as 1588 Timer reference
  559. * clock source select
  560. */
  561. do_fixup_by_compat_u32(blob, "fsl,gianfar-ptp-timer",
  562. "timer-frequency", gd->bus_clk/2, 1);
  563. /*
  564. * clock-freq should change to clock-frequency and
  565. * flexcan-v1.0 should change to p1010-flexcan respectively
  566. * in the future.
  567. */
  568. do_fixup_by_compat_u32(blob, "fsl,flexcan-v1.0",
  569. "clock_freq", gd->bus_clk/2, 1);
  570. do_fixup_by_compat_u32(blob, "fsl,flexcan-v1.0",
  571. "clock-frequency", gd->bus_clk/2, 1);
  572. do_fixup_by_compat_u32(blob, "fsl,p1010-flexcan",
  573. "clock-frequency", gd->bus_clk/2, 1);
  574. fdt_fixup_usb(blob);
  575. }
  576. /*
  577. * For some CCSR devices, we only have the virtual address, not the physical
  578. * address. This is because we map CCSR as a whole, so we typically don't need
  579. * a macro for the physical address of any device within CCSR. In this case,
  580. * we calculate the physical address of that device using it's the difference
  581. * between the virtual address of the device and the virtual address of the
  582. * beginning of CCSR.
  583. */
  584. #define CCSR_VIRT_TO_PHYS(x) \
  585. (CONFIG_SYS_CCSRBAR_PHYS + ((x) - CONFIG_SYS_CCSRBAR))
  586. static void msg(const char *name, uint64_t uaddr, uint64_t daddr)
  587. {
  588. printf("Warning: U-Boot configured %s at address %llx,\n"
  589. "but the device tree has it at %llx\n", name, uaddr, daddr);
  590. }
  591. /*
  592. * Verify the device tree
  593. *
  594. * This function compares several CONFIG_xxx macros that contain physical
  595. * addresses with the corresponding nodes in the device tree, to see if
  596. * the physical addresses are all correct. For example, if
  597. * CONFIG_SYS_NS16550_COM1 is defined, then it contains the virtual address
  598. * of the first UART. We convert this to a physical address and compare
  599. * that with the physical address of the first ns16550-compatible node
  600. * in the device tree. If they don't match, then we display a warning.
  601. *
  602. * Returns 1 on success, 0 on failure
  603. */
  604. int ft_verify_fdt(void *fdt)
  605. {
  606. uint64_t addr = 0;
  607. int aliases;
  608. int off;
  609. /* First check the CCSR base address */
  610. off = fdt_node_offset_by_prop_value(fdt, -1, "device_type", "soc", 4);
  611. if (off > 0)
  612. addr = fdt_get_base_address(fdt, off);
  613. if (!addr) {
  614. printf("Warning: could not determine base CCSR address in "
  615. "device tree\n");
  616. /* No point in checking anything else */
  617. return 0;
  618. }
  619. if (addr != CONFIG_SYS_CCSRBAR_PHYS) {
  620. msg("CCSR", CONFIG_SYS_CCSRBAR_PHYS, addr);
  621. /* No point in checking anything else */
  622. return 0;
  623. }
  624. /*
  625. * Check some nodes via aliases. We assume that U-Boot and the device
  626. * tree enumerate the devices equally. E.g. the first serial port in
  627. * U-Boot is the same as "serial0" in the device tree.
  628. */
  629. aliases = fdt_path_offset(fdt, "/aliases");
  630. if (aliases > 0) {
  631. #ifdef CONFIG_SYS_NS16550_COM1
  632. if (!fdt_verify_alias_address(fdt, aliases, "serial0",
  633. CCSR_VIRT_TO_PHYS(CONFIG_SYS_NS16550_COM1)))
  634. return 0;
  635. #endif
  636. #ifdef CONFIG_SYS_NS16550_COM2
  637. if (!fdt_verify_alias_address(fdt, aliases, "serial1",
  638. CCSR_VIRT_TO_PHYS(CONFIG_SYS_NS16550_COM2)))
  639. return 0;
  640. #endif
  641. }
  642. /*
  643. * The localbus node is typically a root node, even though the lbc
  644. * controller is part of CCSR. If we were to put the lbc node under
  645. * the SOC node, then the 'ranges' property in the lbc node would
  646. * translate through the 'ranges' property of the parent SOC node, and
  647. * we don't want that. Since it's a separate node, it's possible for
  648. * the 'reg' property to be wrong, so check it here. For now, we
  649. * only check for "fsl,elbc" nodes.
  650. */
  651. #ifdef CONFIG_SYS_LBC_ADDR
  652. off = fdt_node_offset_by_compatible(fdt, -1, "fsl,elbc");
  653. if (off > 0) {
  654. const u32 *reg = fdt_getprop(fdt, off, "reg", NULL);
  655. if (reg) {
  656. uint64_t uaddr = CCSR_VIRT_TO_PHYS(CONFIG_SYS_LBC_ADDR);
  657. addr = fdt_translate_address(fdt, off, reg);
  658. if (uaddr != addr) {
  659. msg("the localbus", uaddr, addr);
  660. return 0;
  661. }
  662. }
  663. }
  664. #endif
  665. return 1;
  666. }