hermes.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC860 1 /* This is a MPC860T CPU */
  33. #define CONFIG_HERMES 1 /* ...on a HERMES-PRO board */
  34. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  35. #undef CONFIG_8xx_CONS_SMC2
  36. #undef CONFIG_8xx_CONS_NONE
  37. #define CONFIG_BAUDRATE 9600
  38. #if 0
  39. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  40. #else
  41. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  42. #endif
  43. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  44. #define CONFIG_BOARD_TYPES 1 /* support board types */
  45. #define CONFIG_SHOW_BOOT_PROGRESS 1 /* Show boot progress on LEDs */
  46. #undef CONFIG_BOOTARGS
  47. #define CONFIG_BOOTCOMMAND \
  48. "bootp; " \
  49. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  50. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  51. "bootm"
  52. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  53. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  54. #undef CONFIG_WATCHDOG /* watchdog disabled */
  55. /*
  56. * Command line configuration.
  57. */
  58. #include <config_cmd_default.h>
  59. #define CONFIG_BOOTP_MASK CONFIG_BOOTP_DEFAULT
  60. /*
  61. * Miscellaneous configurable options
  62. */
  63. #define CFG_LONGHELP /* undef to save memory */
  64. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  65. #if defined(CONFIG_CMD_KGDB)
  66. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  67. #else
  68. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  69. #endif
  70. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  71. #define CFG_MAXARGS 16 /* max number of command args */
  72. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  73. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  74. #define CFG_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
  75. #define CFG_LOAD_ADDR 0x00100000 /* default load address */
  76. #define CFG_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
  77. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  78. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  79. #define CFG_ALLOC_DPRAM 1 /* use allocation routines */
  80. /*
  81. * Low Level Configuration Settings
  82. * (address mappings, register initial values, etc.)
  83. * You should know what you are doing if you make changes here.
  84. */
  85. /*-----------------------------------------------------------------------
  86. * Internal Memory Mapped Register
  87. */
  88. #define CFG_IMMR 0xFF000000 /* Non-Standard value! */
  89. /*-----------------------------------------------------------------------
  90. * Definitions for initial stack pointer and data area (in DPRAM)
  91. */
  92. #define CFG_INIT_RAM_ADDR CFG_IMMR
  93. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  94. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  95. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  96. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  97. /*-----------------------------------------------------------------------
  98. * Start addresses for the final memory configuration
  99. * (Set up by the startup code)
  100. * Please note that CFG_SDRAM_BASE _must_ start at 0
  101. */
  102. #define CFG_SDRAM_BASE 0x00000000
  103. #define CFG_FLASH_BASE 0xFE000000
  104. #ifdef DEBUG
  105. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  106. #else
  107. #define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
  108. #endif
  109. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  110. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  111. /*
  112. * For booting Linux, the board info and command line data
  113. * have to be in the first 8 MB of memory, since this is
  114. * the maximum mapped by the Linux kernel during initialization.
  115. */
  116. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  117. /*-----------------------------------------------------------------------
  118. * FLASH organization
  119. */
  120. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  121. #define CFG_MAX_FLASH_SECT 124 /* max number of sectors on one chip */
  122. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  123. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  124. #define CFG_ENV_IS_IN_FLASH 1
  125. #define CFG_ENV_OFFSET 0x4000 /* Offset of Environment Sector */
  126. #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  127. /*-----------------------------------------------------------------------
  128. * Cache Configuration
  129. */
  130. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  131. #if defined(CONFIG_CMD_KGDB)
  132. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  133. #endif
  134. /*-----------------------------------------------------------------------
  135. * SYPCR - System Protection Control 11-9
  136. * SYPCR can only be written once after reset!
  137. *-----------------------------------------------------------------------
  138. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  139. * +0x0004
  140. */
  141. #if defined(CONFIG_WATCHDOG)
  142. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  143. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  144. #else
  145. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  146. #endif
  147. /*-----------------------------------------------------------------------
  148. * SIUMCR - SIU Module Configuration 11-6
  149. *-----------------------------------------------------------------------
  150. * +0x0000 => 0x000000C0
  151. */
  152. #define CFG_SIUMCR 0
  153. /*-----------------------------------------------------------------------
  154. * TBSCR - Time Base Status and Control 11-26
  155. *-----------------------------------------------------------------------
  156. * Clear Reference Interrupt Status, Timebase freezing enabled
  157. * +0x0200 => 0x00C2
  158. */
  159. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  160. /*-----------------------------------------------------------------------
  161. * PISCR - Periodic Interrupt Status and Control 11-31
  162. *-----------------------------------------------------------------------
  163. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  164. * +0x0240 => 0x0082
  165. */
  166. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  167. /*-----------------------------------------------------------------------
  168. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  169. *-----------------------------------------------------------------------
  170. * Reset PLL lock status sticky bit, timer expired status bit and timer
  171. * interrupt status bit, set PLL multiplication factor !
  172. */
  173. /* +0x0286 => 0x00B0D0C0 */
  174. #define CFG_PLPRCR \
  175. ( (11 << PLPRCR_MF_SHIFT) | \
  176. PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST | \
  177. /*PLPRCR_CSRC|*/ PLPRCR_LPM_NORMAL | \
  178. PLPRCR_CSR | PLPRCR_LOLRE /*|PLPRCR_FIOPD*/ \
  179. )
  180. /*-----------------------------------------------------------------------
  181. * SCCR - System Clock and reset Control Register 15-27
  182. *-----------------------------------------------------------------------
  183. * Set clock output, timebase and RTC source and divider,
  184. * power management and some other internal clocks
  185. */
  186. #define SCCR_MASK SCCR_EBDF11
  187. /* +0x0282 => 0x03800000 */
  188. #define CFG_SCCR (SCCR_COM00 | SCCR_TBS | \
  189. SCCR_RTDIV | SCCR_RTSEL | \
  190. /*SCCR_CRQEN|*/ /*SCCR_PRQEN|*/ \
  191. SCCR_EBDF00 | SCCR_DFSYNC00 | \
  192. SCCR_DFBRG00 | SCCR_DFNL000 | \
  193. SCCR_DFNH000)
  194. /*-----------------------------------------------------------------------
  195. * RTCSC - Real-Time Clock Status and Control Register 11-27
  196. *-----------------------------------------------------------------------
  197. */
  198. /* +0x0220 => 0x00C3 */
  199. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  200. /*-----------------------------------------------------------------------
  201. * RCCR - RISC Controller Configuration Register 19-4
  202. *-----------------------------------------------------------------------
  203. */
  204. /* +0x09C4 => TIMEP=1 */
  205. #define CFG_RCCR 0x0100
  206. /*-----------------------------------------------------------------------
  207. * RMDS - RISC Microcode Development Support Control Register
  208. *-----------------------------------------------------------------------
  209. */
  210. #define CFG_RMDS 0
  211. /*-----------------------------------------------------------------------
  212. *
  213. *-----------------------------------------------------------------------
  214. *
  215. */
  216. #define CFG_DER 0
  217. /*
  218. * Init Memory Controller:
  219. *
  220. * BR0 and OR0 (FLASH)
  221. */
  222. #define FLASH_BASE0_PRELIM 0xFE000000 /* FLASH bank #0 */
  223. /* used to re-map FLASH
  224. * restrict access enough to keep SRAM working (if any)
  225. * but not too much to meddle with FLASH accesses
  226. */
  227. /* allow for max 4 MB of Flash */
  228. #define CFG_REMAP_OR_AM 0xFFC00000 /* OR addr mask */
  229. #define CFG_PRELIM_OR_AM 0xFFC00000 /* OR addr mask */
  230. /* FLASH timing: ACS = 11, TRLX = 1, CSNT = 1, SCY = 5, EHTR = 0 */
  231. #define CFG_OR_TIMING_FLASH ( OR_CSNT_SAM | /*OR_ACS_DIV4 |*/ OR_BI | \
  232. OR_SCY_5_CLK | OR_TRLX)
  233. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  234. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  235. /* 8 bit, bank valid */
  236. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V )
  237. /*
  238. * BR1/OR1 - SDRAM
  239. *
  240. * Multiplexed addresses, GPL5 output to GPL5_A (don't care)
  241. */
  242. #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM bank */
  243. #define SDRAM_PRELIM_OR_AM 0xF8000000 /* map max. 128 MB */
  244. #define SDRAM_TIMING 0x00000A00 /* SDRAM-Timing */
  245. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB SDRAM */
  246. #define CFG_OR1_PRELIM (SDRAM_PRELIM_OR_AM | SDRAM_TIMING )
  247. #define CFG_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  248. /*
  249. * BR2/OR2 - HPRO2: PEB2256 @ 0xE0000000, 8 Bit wide
  250. */
  251. #define HPRO2_BASE 0xE0000000
  252. #define HPRO2_OR_AM 0xFFFF8000
  253. #define HPRO2_TIMING 0x00000934
  254. #define CFG_OR2 (HPRO2_OR_AM | HPRO2_TIMING)
  255. #define CFG_BR2 ((HPRO2_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
  256. /*
  257. * BR3/OR3: not used
  258. * BR4/OR4: not used
  259. * BR5/OR5: not used
  260. * BR6/OR6: not used
  261. * BR7/OR7: not used
  262. */
  263. /*
  264. * MAMR settings for SDRAM
  265. */
  266. /* periodic timer for refresh */
  267. #define CFG_MAMR_PTA 97 /* start with divider for 100 MHz */
  268. /* 8 column SDRAM */
  269. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  270. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  271. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  272. /* 9 column SDRAM */
  273. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  274. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  275. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  276. /*
  277. * Internal Definitions
  278. *
  279. * Boot Flags
  280. */
  281. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  282. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  283. #endif /* __CONFIG_H */