MPC8260ADS.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296
  1. /*
  2. * (C) Copyright 2001
  3. * Stuart Hughes <stuarth@lineo.com>
  4. * This file is based on similar values for other boards found in other
  5. * U-Boot config files, and some that I found in the mpc8260ads manual.
  6. *
  7. * Note: my board is a PILOT rev.
  8. * Note: the mpc8260ads doesn't come with a proper Ethernet MAC address.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
  35. #define CONFIG_MPC8260ADS 1 /* ...on motorola ads board */
  36. #define CONFIG_BOARD_PRE_INIT 1 /* Call board_pre_init */
  37. /* allow serial and ethaddr to be overwritten */
  38. #define CONFIG_ENV_OVERWRITE
  39. /*
  40. * select serial console configuration
  41. *
  42. * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  43. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  44. * for SCC).
  45. *
  46. * if CONFIG_CONS_NONE is defined, then the serial console routines must
  47. * defined elsewhere (for example, on the cogent platform, there are serial
  48. * ports on the motherboard which are used for the serial console - see
  49. * cogent/cma101/serial.[ch]).
  50. */
  51. #undef CONFIG_CONS_ON_SMC /* define if console on SMC */
  52. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  53. #undef CONFIG_CONS_NONE /* define if console on something else */
  54. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  55. /*
  56. * select ethernet configuration
  57. *
  58. * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
  59. * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
  60. * for FCC)
  61. *
  62. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  63. * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
  64. * from CONFIG_COMMANDS to remove support for networking.
  65. */
  66. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  67. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  68. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  69. #ifdef CONFIG_ETHER_ON_FCC
  70. #define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
  71. #if (CONFIG_ETHER_INDEX == 2)
  72. /*
  73. * - Rx-CLK is CLK13
  74. * - Tx-CLK is CLK14
  75. * - Select bus for bd/buffers (see 28-13)
  76. * - Full duplex
  77. */
  78. # define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
  79. # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
  80. # define CFG_CPMFCR_RAMTYPE 0
  81. # define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  82. #endif /* CONFIG_ETHER_INDEX */
  83. #define CONFIG_MII /* MII PHY management */
  84. #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
  85. /*
  86. * GPIO pins used for bit-banged MII communications
  87. */
  88. #define MDIO_PORT 2 /* Port C */
  89. #define MDIO_ACTIVE (iop->pdir |= 0x00400000)
  90. #define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
  91. #define MDIO_READ ((iop->pdat & 0x00400000) != 0)
  92. #define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
  93. else iop->pdat &= ~0x00400000
  94. #define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
  95. else iop->pdat &= ~0x00200000
  96. #define MIIDELAY udelay(1)
  97. #endif /* CONFIG_ETHER_ON_FCC */
  98. /* other options */
  99. #define CONFIG_HARD_I2C 1 /* To enable I2C support */
  100. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  101. #define CFG_I2C_SLAVE 0x7F
  102. #if defined(CONFIG_SPD_EEPROM) && !defined(CONFIG_SPD_ADDR)
  103. #define CONFIG_SPD_ADDR 0x50
  104. #endif
  105. #ifndef CONFIG_SDRAM_PBI
  106. #define CONFIG_SDRAM_PBI 1 /* By default, use page-based interleaving */
  107. #endif
  108. #ifndef CONFIG_8260_CLKIN
  109. #define CONFIG_8260_CLKIN 66666666 /* in Hz */
  110. #endif
  111. #define CONFIG_BAUDRATE 115200
  112. #define CONFIG_COMMANDS (CFG_CMD_ALL & ~( \
  113. CFG_CMD_BEDBUG | \
  114. CFG_CMD_BMP | \
  115. CFG_CMD_BSP | \
  116. CFG_CMD_DATE | \
  117. CFG_CMD_DOC | \
  118. CFG_CMD_DTT | \
  119. CFG_CMD_EEPROM | \
  120. CFG_CMD_ELF | \
  121. CFG_CMD_FDC | \
  122. CFG_CMD_FDOS | \
  123. CFG_CMD_HWFLOW | \
  124. CFG_CMD_IDE | \
  125. CFG_CMD_JFFS2 | \
  126. CFG_CMD_KGDB | \
  127. CFG_CMD_NAND | \
  128. CFG_CMD_MII | \
  129. CFG_CMD_MMC | \
  130. CFG_CMD_PCI | \
  131. CFG_CMD_PCMCIA | \
  132. CFG_CMD_SCSI | \
  133. CFG_CMD_SPI | \
  134. CFG_CMD_VFD | \
  135. CFG_CMD_USB ) )
  136. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  137. #include <cmd_confdefs.h>
  138. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  139. #define CONFIG_BOOTCOMMAND "bootm 100000" /* autoboot command */
  140. #define CONFIG_BOOTARGS "root=/dev/ram rw"
  141. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  142. #undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
  143. #define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
  144. #undef CONFIG_KGDB_NONE /* define if kgdb on something else */
  145. #define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
  146. #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
  147. #endif
  148. #undef CONFIG_WATCHDOG /* disable platform specific watchdog */
  149. /*
  150. * Miscellaneous configurable options
  151. */
  152. #define CFG_LONGHELP /* undef to save memory */
  153. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  154. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  155. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  156. #else
  157. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  158. #endif
  159. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  160. #define CFG_MAXARGS 16 /* max number of command args */
  161. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  162. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  163. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  164. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  165. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  166. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  167. #define CFG_FLASH_BASE 0xff800000
  168. #define FLASH_BASE 0xff800000
  169. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  170. #define CFG_MAX_FLASH_SECT 32 /* max num of sects on one chip */
  171. #define CFG_FLASH_SIZE 8
  172. #define CFG_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */
  173. #define CFG_FLASH_WRITE_TOUT 5 /* Timeout for Flash Write (in ms) */
  174. /* this is stuff came out of the Motorola docs */
  175. #define CFG_DEFAULT_IMMR 0x0F010000
  176. #define CFG_IMMR 0xF0000000
  177. #define CFG_BCSR 0x04500000
  178. #define CFG_SDRAM_BASE 0x00000000
  179. #define CFG_LSDRAM_BASE 0x04000000
  180. #define RS232EN_1 0x02000002
  181. #define RS232EN_2 0x01000001
  182. #define FETHIEN 0x08000008
  183. #define FETH_RST 0x04000004
  184. #define CFG_INIT_RAM_ADDR CFG_IMMR
  185. #define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
  186. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  187. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  188. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  189. /* 0x0EA28205 */
  190. #define CFG_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
  191. ( HRCW_L2CPC10 | HRCW_DPPC10 | HRCW_ISB010 ) |\
  192. ( HRCW_BMS | HRCW_APPC10 ) |\
  193. ( HRCW_MODCK_H0101 ) \
  194. )
  195. /* no slaves */
  196. #define CFG_HRCW_SLAVE1 0
  197. #define CFG_HRCW_SLAVE2 0
  198. #define CFG_HRCW_SLAVE3 0
  199. #define CFG_HRCW_SLAVE4 0
  200. #define CFG_HRCW_SLAVE5 0
  201. #define CFG_HRCW_SLAVE6 0
  202. #define CFG_HRCW_SLAVE7 0
  203. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  204. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  205. #define CFG_MONITOR_BASE TEXT_BASE
  206. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  207. # define CFG_RAMBOOT
  208. #endif
  209. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  210. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  211. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  212. #ifndef CFG_RAMBOOT
  213. # define CFG_ENV_IS_IN_FLASH 1
  214. # define CFG_ENV_SECT_SIZE 0x40000
  215. # define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_ENV_SECT_SIZE)
  216. #else
  217. # define CFG_ENV_IS_IN_NVRAM 1
  218. # define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  219. # define CFG_ENV_SIZE 0x200
  220. #endif /* CFG_RAMBOOT */
  221. #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  222. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  223. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  224. #endif
  225. #define CFG_HID0_INIT 0
  226. #define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE )
  227. #define CFG_HID2 0
  228. #define CFG_SYPCR 0xFFFFFFC3
  229. #define CFG_BCR 0x100C0000
  230. #define CFG_SIUMCR 0x0A200000
  231. #define CFG_SCCR 0x00000000
  232. #define CFG_BR0_PRELIM 0xFF801801
  233. #define CFG_OR0_PRELIM 0xFF800836
  234. #define CFG_BR1_PRELIM 0x04501801
  235. #define CFG_OR1_PRELIM 0xFFFF8010
  236. #define CFG_RMR 0
  237. #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  238. #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  239. #define CFG_RCCR 0
  240. #define CFG_PSDMR 0x016EB452
  241. #define CFG_MPTPR 0x00001900
  242. #define CFG_PSRT 0x00000021
  243. #define CFG_RESET_ADDRESS 0x04400000
  244. #endif /* __CONFIG_H */