speed.c 2.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697
  1. /*
  2. * (C) Copyright 2001-2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2002
  6. * David Mueller, ELSOFT AG, d.mueller@elsoft.ch
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /* This code should work for both the S3C2400 and the S3C2410
  27. * as they seem to have the same PLL and clock machinery inside.
  28. * The different address mapping is handled by the s3c24xx.h files below.
  29. */
  30. #include <common.h>
  31. #if defined(CONFIG_S3C2400)
  32. #include <s3c2400.h>
  33. #elif defined(CONFIG_S3C2410)
  34. #include <s3c2410.h>
  35. #endif
  36. #define MPLL 0
  37. #define UPLL 1
  38. /* ------------------------------------------------------------------------- */
  39. /* NOTE: This describes the proper use of this file.
  40. *
  41. * CONFIG_SYS_CLK_FREQ should be defined as the input frequency of the PLL.
  42. *
  43. * get_FCLK(), get_HCLK(), get_PCLK() and get_UCLK() return the clock of
  44. * the specified bus in HZ.
  45. */
  46. /* ------------------------------------------------------------------------- */
  47. static ulong get_PLLCLK(int pllreg)
  48. {
  49. S3C24X0_CLOCK_POWER * const clk_power = S3C24X0_GetBase_CLOCK_POWER();
  50. ulong r, m, p, s;
  51. if (pllreg == MPLL)
  52. r = clk_power->MPLLCON;
  53. else if (pllreg == UPLL)
  54. r = clk_power->UPLLCON;
  55. else
  56. hang();
  57. m = ((r & 0xFF000) >> 12) + 8;
  58. p = ((r & 0x003F0) >> 4) + 2;
  59. s = r & 0x3;
  60. return((CONFIG_SYS_CLK_FREQ * m) / (p << s));
  61. }
  62. /* return FCLK frequency */
  63. ulong get_FCLK(void)
  64. {
  65. return(get_PLLCLK(MPLL));
  66. }
  67. /* return HCLK frequency */
  68. ulong get_HCLK(void)
  69. {
  70. S3C24X0_CLOCK_POWER * const clk_power = S3C24X0_GetBase_CLOCK_POWER();
  71. return((clk_power->CLKDIVN & 0x2) ? get_FCLK()/2 : get_FCLK());
  72. }
  73. /* return PCLK frequency */
  74. ulong get_PCLK(void)
  75. {
  76. S3C24X0_CLOCK_POWER * const clk_power = S3C24X0_GetBase_CLOCK_POWER();
  77. return((clk_power->CLKDIVN & 0x1) ? get_HCLK()/2 : get_HCLK());
  78. }
  79. /* return UCLK frequency */
  80. ulong get_UCLK(void)
  81. {
  82. return(get_PLLCLK(UPLL));
  83. }