RPXClassic.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495
  1. /*
  2. * (C) Copyright 2000, 2001, 2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. /* Yoo. Jonghoon, IPone, yooth@ipone.co.kr
  27. * U-Boot port on RPXlite board
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. #define RPXClassic_50MHz
  32. /*
  33. * High Level Configuration Options
  34. * (easy to change)
  35. */
  36. #define CONFIG_MPC860 1
  37. #define CONFIG_RPXCLASSIC 1
  38. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  39. #undef CONFIG_8xx_CONS_SMC2
  40. #undef CONFIG_8xx_CONS_NONE
  41. #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
  42. /* Define CONFIG_FEC_ENET to use Fast ethernet instead of ethernet on SCC1 */
  43. #define CONFIG_FEC_ENET
  44. #ifdef CONFIG_FEC_ENET
  45. #define CFG_DISCOVER_PHY 1
  46. #define CONFIG_MII 1
  47. #endif /* CONFIG_FEC_ENET */
  48. /* Video console (graphic: Epson SED13806 on ECCX board, no keyboard */
  49. #if 1
  50. #define CONFIG_VIDEO_SED13806
  51. #define CONFIG_NEC_NL6448BC20
  52. #define CONFIG_VIDEO_SED13806_16BPP
  53. #define CONFIG_CFB_CONSOLE
  54. #define CONFIG_VIDEO_LOGO
  55. #define CONFIG_VIDEO_BMP_LOGO
  56. #define CONFIG_CONSOLE_EXTRA_INFO
  57. #define CONFIG_VGA_AS_SINGLE_DEVICE
  58. #define CONFIG_VIDEO_SW_CURSOR
  59. #endif
  60. #if 0
  61. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  62. #else
  63. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  64. #endif
  65. #define CONFIG_ZERO_BOOTDELAY_CHECK 1
  66. #undef CONFIG_BOOTARGS
  67. #define CONFIG_BOOTCOMMAND \
  68. "tftpboot; " \
  69. "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
  70. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off; " \
  71. "bootm"
  72. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  73. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  74. #undef CONFIG_WATCHDOG /* watchdog disabled */
  75. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  76. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  77. #define CONFIG_COMMANDS ((CFG_CMD_ALL & ~CFG_CMD_NONSTD) | CFG_CMD_ELF)
  78. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  79. #include <cmd_confdefs.h>
  80. /*
  81. * Miscellaneous configurable options
  82. */
  83. #define CFG_RESET_ADDRESS 0x80000000
  84. #define CFG_LONGHELP /* undef to save memory */
  85. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  86. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  87. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  88. #else
  89. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  90. #endif
  91. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  92. #define CFG_MAXARGS 16 /* max number of command args */
  93. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  94. #define CFG_MEMTEST_START 0x0040000 /* memtest works on */
  95. #define CFG_MEMTEST_END 0x00C0000 /* 4 ... 12 MB in DRAM */
  96. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  97. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  98. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  99. /*
  100. * Low Level Configuration Settings
  101. * (address mappings, register initial values, etc.)
  102. * You should know what you are doing if you make changes here.
  103. */
  104. /*-----------------------------------------------------------------------
  105. * Internal Memory Mapped Register
  106. */
  107. #define CFG_IMMR 0xFA200000
  108. /*-----------------------------------------------------------------------------
  109. * I2C Configuration
  110. *-----------------------------------------------------------------------------
  111. */
  112. #define CONFIG_I2C 1
  113. #define CFG_I2C_SPEED 50000
  114. #define CFG_I2C_SLAVE 0x34
  115. /* enable I2C and select the hardware/software driver */
  116. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  117. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  118. /*
  119. * Software (bit-bang) I2C driver configuration
  120. */
  121. #define I2C_PORT 1 /* Port A=0, B=1, C=2, D=3 */
  122. #define I2C_ACTIVE (iop->pdir |= 0x00000010)
  123. #define I2C_TRISTATE (iop->pdir &= ~0x00000010)
  124. #define I2C_READ ((iop->pdat & 0x00000010) != 0)
  125. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00000010; \
  126. else iop->pdat &= ~0x00000010
  127. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00000020; \
  128. else iop->pdat &= ~0x00000020
  129. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  130. # define CFG_I2C_SPEED 50000
  131. # define CFG_I2C_SLAVE 0x34
  132. # define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM X24C16 */
  133. # define CFG_I2C_EEPROM_ADDR_LEN 1 /* bytes of address */
  134. /* mask of address bits that overflow into the "EEPROM chip address" */
  135. #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
  136. /*-----------------------------------------------------------------------
  137. * Definitions for initial stack pointer and data area (in DPRAM)
  138. */
  139. #define CFG_INIT_RAM_ADDR CFG_IMMR
  140. #define CFG_INIT_RAM_END 0x3000 /* End of used area in DPRAM */
  141. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  142. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  143. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  144. /*-----------------------------------------------------------------------
  145. * Start addresses for the final memory configuration
  146. * (Set up by the startup code)
  147. * Please note that CFG_SDRAM_BASE _must_ start at 0
  148. */
  149. #define CFG_SDRAM_BASE 0x00000000
  150. #define CFG_FLASH_BASE 0xFF000000
  151. #if defined(DEBUG) || defined (CONFIG_VIDEO_SED13806) || (CONFIG_COMMANDS & CFG_CMD_IDE)
  152. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  153. #else
  154. #define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
  155. #endif
  156. #define CFG_MONITOR_BASE 0xFF000000
  157. /*%%% #define CFG_MONITOR_BASE CFG_FLASH_BASE */
  158. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  159. /*
  160. * For booting Linux, the board info and command line data
  161. * have to be in the first 8 MB of memory, since this is
  162. * the maximum mapped by the Linux kernel during initialization.
  163. */
  164. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  165. /*-----------------------------------------------------------------------
  166. * FLASH organization
  167. */
  168. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  169. #define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
  170. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  171. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  172. #if 0
  173. #define CFG_ENV_IS_IN_FLASH 1
  174. #define CFG_ENV_OFFSET 0x20000 /* Offset of Environment Sector */
  175. #define CFG_ENV_SECT_SIZE 0x8000
  176. #define CFG_ENV_SIZE 0x8000 /* Total Size of Environment Sector */
  177. #else
  178. #define CFG_ENV_IS_IN_NVRAM 1
  179. #define CFG_ENV_ADDR 0xfa000100
  180. #define CFG_ENV_SIZE 0x1000
  181. #endif
  182. /*-----------------------------------------------------------------------
  183. * Cache Configuration
  184. */
  185. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  186. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  187. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  188. #endif
  189. /*-----------------------------------------------------------------------
  190. * SYPCR - System Protection Control 11-9
  191. * SYPCR can only be written once after reset!
  192. *-----------------------------------------------------------------------
  193. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  194. */
  195. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  196. SYPCR_SWP)
  197. /*-----------------------------------------------------------------------
  198. * SIUMCR - SIU Module Configuration 11-6
  199. *-----------------------------------------------------------------------
  200. * PCMCIA config., multi-function pin tri-state
  201. */
  202. #define CFG_SIUMCR (SIUMCR_MLRC10)
  203. /*-----------------------------------------------------------------------
  204. * TBSCR - Time Base Status and Control 11-26
  205. *-----------------------------------------------------------------------
  206. * Clear Reference Interrupt Status, Timebase freezing enabled
  207. */
  208. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
  209. /*-----------------------------------------------------------------------
  210. * RTCSC - Real-Time Clock Status and Control Register 11-27
  211. *-----------------------------------------------------------------------
  212. */
  213. /*%%%#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */
  214. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTE)
  215. /*-----------------------------------------------------------------------
  216. * PISCR - Periodic Interrupt Status and Control 11-31
  217. *-----------------------------------------------------------------------
  218. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  219. */
  220. #define CFG_PISCR (PISCR_PS | PISCR_PITF | PISCR_PTE)
  221. /*-----------------------------------------------------------------------
  222. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  223. *-----------------------------------------------------------------------
  224. * Reset PLL lock status sticky bit, timer expired status bit and timer
  225. * interrupt status bit
  226. *
  227. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  228. */
  229. /* up to 50 MHz we use a 1:1 clock */
  230. #define CFG_PLPRCR ( (4 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS | PLPRCR_SPLSS | PLPRCR_TMIST)
  231. /*-----------------------------------------------------------------------
  232. * SCCR - System Clock and reset Control Register 15-27
  233. *-----------------------------------------------------------------------
  234. * Set clock output, timebase and RTC source and divider,
  235. * power management and some other internal clocks
  236. */
  237. #define SCCR_MASK SCCR_EBDF00
  238. /* up to 50 MHz we use a 1:1 clock */
  239. #define CFG_SCCR (SCCR_COM00 | SCCR_TBS)
  240. /*-----------------------------------------------------------------------
  241. * PCMCIA stuff
  242. *-----------------------------------------------------------------------
  243. *
  244. */
  245. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  246. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  247. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  248. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  249. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  250. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  251. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  252. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  253. /*-----------------------------------------------------------------------
  254. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  255. *-----------------------------------------------------------------------
  256. */
  257. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  258. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  259. #undef CONFIG_IDE_LED /* LED for ide not supported */
  260. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  261. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  262. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  263. #define CFG_ATA_IDE0_OFFSET 0x0000
  264. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  265. /* Offset for data I/O */
  266. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  267. /* Offset for normal register accesses */
  268. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  269. /* Offset for alternate registers */
  270. #define CFG_ATA_ALT_OFFSET 0x0100
  271. /*-----------------------------------------------------------------------
  272. *
  273. *-----------------------------------------------------------------------
  274. *
  275. */
  276. /* #define CFG_DER 0x2002000F */
  277. #define CFG_DER 0
  278. /*
  279. * Init Memory Controller:
  280. *
  281. * BR0 and OR0 (FLASH)
  282. */
  283. #define FLASH_BASE_PRELIM 0xFE000000 /* FLASH base */
  284. #define CFG_PRELIM_OR_AM 0xFE000000 /* OR addr mask */
  285. /* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 4, ETHR = 0, BIH = 1 */
  286. #define CFG_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI)
  287. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  288. #define CFG_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
  289. /*
  290. * BR1 and OR1 (SDRAM)
  291. *
  292. */
  293. #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
  294. #define SDRAM_MAX_SIZE 0x01000000 /* max 16 MB */
  295. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  296. #define CFG_OR_TIMING_SDRAM 0x00000E00
  297. #define CFG_OR1_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  298. #define CFG_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  299. /* RPXLITE mem setting */
  300. #define CFG_BR3_PRELIM 0xFA400001 /* BCSR */
  301. #define CFG_OR3_PRELIM 0xff7f8970
  302. #define CFG_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */
  303. #define CFG_OR4_PRELIM 0xFFF80970
  304. /* ECCX CS settings */
  305. #define SED13806_OR 0xFFC00108 /* - 4 Mo
  306. - Burst inhibit
  307. - external TA */
  308. #define SED13806_REG_ADDR 0xa0000000
  309. #define SED13806_ACCES 0x801 /* 16 bit access */
  310. /* Global definitions for the ECCX board */
  311. #define ECCX_CSR_ADDR (0xfac00000)
  312. #define ECCX_CSR8_OFFSET (0x8)
  313. #define ECCX_CSR11_OFFSET (0xB)
  314. #define ECCX_CSR12_OFFSET (0xC)
  315. #define ECCX_CSR8 (volatile unsigned char *)(ECCX_CSR_ADDR + ECCX_CSR8_OFFSET)
  316. #define ECCX_CSR11 (volatile unsigned char *)(ECCX_CSR_ADDR + ECCX_CSR11_OFFSET)
  317. #define ECCX_CSR12 (volatile unsigned char *)(ECCX_CSR_ADDR + ECCX_CSR12_OFFSET)
  318. #define REG_GPIO_CTRL 0x008
  319. /* Definitions for CSR8 */
  320. #define ECCX_ENEPSON 0x80 /* Bit 0:
  321. 0= disable and reset SED1386
  322. 1= enable SED1386 */
  323. /* Bit 1: 0= SED1386 in Big Endian mode */
  324. /* 1= SED1386 in little endian mode */
  325. #define ECCX_LE 0x40
  326. #define ECCX_BE 0x00
  327. /* Bit 2,3: Selection */
  328. /* 00 = Disabled */
  329. /* 01 = CS2 is used for the SED1386 */
  330. /* 10 = CS5 is used for the SED1386 */
  331. /* 11 = reserved */
  332. #define ECCX_CS2 0x10
  333. #define ECCX_CS5 0x20
  334. /* Definitions for CSR12 */
  335. #define ECCX_ID 0x02
  336. #define ECCX_860 0x01
  337. /*
  338. * Memory Periodic Timer Prescaler
  339. */
  340. /* periodic timer for refresh */
  341. #define CFG_MAMR_PTA 58
  342. /*
  343. * Refresh clock Prescalar
  344. */
  345. #define CFG_MPTPR MPTPR_PTP_DIV8
  346. /*
  347. * MAMR settings for SDRAM
  348. */
  349. /* 10 column SDRAM */
  350. #define CFG_MAMR_10COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  351. MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A12 | \
  352. MAMR_GPL_A4DIS | MAMR_RLFA_4X | MAMR_WLFA_3X | MAMR_TLFA_16X)
  353. /*
  354. * Internal Definitions
  355. *
  356. * Boot Flags
  357. */
  358. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  359. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  360. /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
  361. /* Configuration variable added by yooth. */
  362. /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
  363. /*
  364. * BCSRx
  365. *
  366. * Board Status and Control Registers
  367. *
  368. */
  369. #define BCSR0 0xFA400000
  370. #define BCSR1 0xFA400001
  371. #define BCSR2 0xFA400002
  372. #define BCSR3 0xFA400003
  373. #define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
  374. #define BCSR0_ENNVRAM 0x02 /* CS4# Control */
  375. #define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
  376. #define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
  377. #define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
  378. #define BCSR0_COLTEST 0x20
  379. #define BCSR0_ETHLPBK 0x40
  380. #define BCSR0_ETHEN 0x80
  381. #define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
  382. #define BCSR1_PCVCTL6 0x02
  383. #define BCSR1_PCVCTL5 0x04
  384. #define BCSR1_PCVCTL4 0x08
  385. #define BCSR1_IPB5SEL 0x10
  386. #define BCSR2_MIIRST 0x80
  387. #define BCSR2_MIIPWRDWN 0x40
  388. #define BCSR2_MIICTL 0x08
  389. #define BCSR3_BWRTC 0x01 /* Real Time Clock Battery */
  390. #define BCSR3_BWNVR 0x02 /* NVRAM Battery */
  391. #define BCSR3_RDY_BSY 0x04 /* Flash Operation */
  392. #define BCSR3_RPXL 0x08 /* Reserved (reads back '1') */
  393. #define BCSR3_D27 0x10 /* Dip Switch settings */
  394. #define BCSR3_D26 0x20
  395. #define BCSR3_D25 0x40
  396. #define BCSR3_D24 0x80
  397. /*
  398. * Environment setting
  399. */
  400. /* #define CONFIG_ETHADDR 00:10:EC:00:2C:A2 */
  401. /* #define CONFIG_IPADDR 10.10.106.1 */
  402. /* #define CONFIG_SERVERIP 10.10.104.11 */
  403. #endif /* __CONFIG_H */