LANTEC.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357
  1. /*
  2. * (C) Copyright 2000, 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. * (C) Copyright 2001
  5. * Torsten Stevens, FHG IMS, stevens@ims.fhg.de
  6. * Bruno Achauer, Exet AG, bruno@exet-ag.de.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * board/config.h - configuration options, board specific
  28. * [derived from config_TQM850L.h]
  29. */
  30. #ifndef __CONFIG_H
  31. #define __CONFIG_H
  32. /*
  33. * High Level Configuration Options
  34. * (easy to change)
  35. */
  36. #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
  37. #define CONFIG_LANTEC 2 /* ...on a Lantec rev.2 board */
  38. /*
  39. * Port assignments (CONFIG_LANTEC == 1):
  40. * - SMC1: J11 (MDB) ?
  41. * - SMC2: J6 (Feature connector)
  42. * - SCC2: J9 (RJ45)
  43. * - SCC3: J8 (Sub-D9)
  44. *
  45. * Port assignments (CONFIG_LANTEC == 2): TBD
  46. */
  47. #undef CONFIG_8xx_CONS_SMC2 /* Console is on SMC2 */
  48. #define CONFIG_8xx_CONS_SCC3
  49. #undef CONFIG_8xx_CONS_NONE
  50. #define CONFIG_BAUDRATE 38400 /* console baudrate = 38.4kbps */
  51. #if 0
  52. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  53. #else
  54. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  55. #endif
  56. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  57. #undef CONFIG_BOOTARGS
  58. #define CONFIG_BOOTCOMMAND \
  59. "setenv bootargs root=/dev/ram panic=5;bootm 40040000 400A0000"
  60. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  61. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  62. #undef CONFIG_WATCHDOG /* watchdog disabled */
  63. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  64. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  65. #define CONFIG_CMD_MINIMAL 0
  66. #define CONFIG_CMD_TINY (CFG_CMD_FLASH | \
  67. CFG_CMD_MEMORY | \
  68. CFG_CMD_LOADS | \
  69. CFG_CMD_LOADB)
  70. #define CONFIG_CMD_NORMAL (CONFIG_CMD_DFL & ~CFG_CMD_BOOTD & ~CFG_CMD_REISER)
  71. #define CONFIG_CMD_GDB (CONFIG_CMD_NORMAL | CFG_CMD_KGDB)
  72. #define CONFIG_CMD_FULL (CFG_CMD_ALL & ~CFG_CMD_BEDBUG \
  73. & ~CFG_CMD_BMP \
  74. & ~CFG_CMD_BSP \
  75. & ~CFG_CMD_DOC \
  76. & ~CFG_CMD_DTT \
  77. & ~CFG_CMD_EEPROM \
  78. & ~CFG_CMD_ELF \
  79. & ~CFG_CMD_FDC \
  80. & ~CFG_CMD_FDOS \
  81. & ~CFG_CMD_HWFLOW \
  82. & ~CFG_CMD_I2C \
  83. & ~CFG_CMD_IDE \
  84. & ~CFG_CMD_IRQ \
  85. & ~CFG_CMD_JFFS2 \
  86. & ~CFG_CMD_KGDB \
  87. & ~CFG_CMD_MII \
  88. & ~CFG_CMD_MMC \
  89. & ~CFG_CMD_NAND \
  90. & ~CFG_CMD_PCI \
  91. & ~CFG_CMD_PCMCIA \
  92. & ~CFG_CMD_REISER \
  93. & ~CFG_CMD_SCSI \
  94. & ~CFG_CMD_SPI \
  95. & ~CFG_CMD_USB \
  96. & ~CFG_CMD_VFD \
  97. & ~CFG_CMD_XIMG )
  98. #if CONFIG_LANTEC >= 2
  99. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  100. #endif
  101. #if CONFIG_LANTEC >= 2
  102. # define CONFIG_COMMANDS CONFIG_CMD_FULL
  103. #else
  104. # define CONFIG_COMMANDS (CONFIG_CMD_FULL & ~CFG_CMD_DATE & ~CFG_CMD_NET)
  105. #endif
  106. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  107. #include <cmd_confdefs.h>
  108. /*
  109. * Miscellaneous configurable options
  110. */
  111. #define CFG_LONGHELP /* undef to save memory */
  112. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  113. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  114. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  115. #else
  116. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  117. #endif
  118. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  119. #define CFG_MAXARGS 16 /* max number of command args */
  120. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  121. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  122. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  123. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  124. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  125. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  126. /*
  127. * Low Level Configuration Settings
  128. * (address mappings, register initial values, etc.)
  129. * You should know what you are doing if you make changes here.
  130. */
  131. /*-----------------------------------------------------------------------
  132. * Internal Memory Mapped Register
  133. */
  134. #define CFG_IMMR 0xFFF00000
  135. /*-----------------------------------------------------------------------
  136. * Definitions for initial stack pointer and data area (in DPRAM)
  137. */
  138. #define CFG_INIT_RAM_ADDR CFG_IMMR
  139. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  140. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  141. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  142. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  143. /*-----------------------------------------------------------------------
  144. * Start addresses for the final memory configuration
  145. * (Set up by the startup code)
  146. * Please note that CFG_SDRAM_BASE _must_ start at 0
  147. */
  148. #define CFG_SDRAM_BASE 0x00000000
  149. #define CFG_FLASH_BASE 0x40000000
  150. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  151. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  152. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  153. /*
  154. * For booting Linux, the board info and command line data
  155. * have to be in the first 8 MB of memory, since this is
  156. * the maximum mapped by the Linux kernel during initialization.
  157. */
  158. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  159. /*-----------------------------------------------------------------------
  160. * FLASH organization
  161. */
  162. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  163. #define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  164. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  165. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  166. #define CFG_ENV_IS_IN_FLASH 1
  167. #define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  168. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  169. /*-----------------------------------------------------------------------
  170. * Cache Configuration
  171. */
  172. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  173. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  174. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  175. #endif
  176. /*-----------------------------------------------------------------------
  177. * SYPCR - System Protection Control 11-9
  178. * SYPCR can only be written once after reset!
  179. *-----------------------------------------------------------------------
  180. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  181. */
  182. #if defined(CONFIG_WATCHDOG)
  183. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  184. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  185. #else
  186. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  187. #endif
  188. /*-----------------------------------------------------------------------
  189. * SIUMCR - SIU Module Configuration 11-6
  190. *-----------------------------------------------------------------------
  191. * PCMCIA config., multi-function pin tri-state
  192. */
  193. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_DLK)
  194. /*-----------------------------------------------------------------------
  195. * Clock Setting - Has the Lantec board a 32kHz clock ??? [XXX]
  196. *-----------------------------------------------------------------------
  197. */
  198. #define CONFIG_8xx_GCLK_FREQ 33000000
  199. /*-----------------------------------------------------------------------
  200. * TBSCR - Time Base Status and Control 11-26
  201. *-----------------------------------------------------------------------
  202. * Clear Reference Interrupt Status, Timebase freezing enabled
  203. */
  204. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  205. /*-----------------------------------------------------------------------
  206. * RTCSC - Real-Time Clock Status and Control Register 11-27
  207. *-----------------------------------------------------------------------
  208. */
  209. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  210. /*-----------------------------------------------------------------------
  211. * PISCR - Periodic Interrupt Status and Control 11-31
  212. *-----------------------------------------------------------------------
  213. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  214. */
  215. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  216. /*-----------------------------------------------------------------------
  217. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  218. *-----------------------------------------------------------------------
  219. * Reset PLL lock status sticky bit, timer expired status bit and timer
  220. * interrupt status bit
  221. *
  222. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  223. */
  224. /* up to 50 MHz we use a 1:1 clock */
  225. #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  226. /*-----------------------------------------------------------------------
  227. * SCCR - System Clock and reset Control Register 15-27
  228. *-----------------------------------------------------------------------
  229. * Set clock output, timebase and RTC source and divider,
  230. * power management and some other internal clocks
  231. */
  232. #define SCCR_MASK SCCR_EBDF11
  233. /* up to 50 MHz we use a 1:1 clock */
  234. #define CFG_SCCR (SCCR_TBS | \
  235. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  236. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  237. SCCR_DFALCD00)
  238. /*-----------------------------------------------------------------------
  239. *
  240. *-----------------------------------------------------------------------
  241. *
  242. */
  243. #define CFG_DER 0
  244. /*
  245. * Init Memory Controller:
  246. *
  247. * BR0/5 and OR0/5 (FLASH)
  248. */
  249. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  250. #define FLASH_BASE5_PRELIM 0x60000000 /* FLASH bank #1 */
  251. /* used to re-map FLASH both when starting from SRAM or FLASH:
  252. * restrict access enough to keep SRAM working (if any)
  253. * but not too much to meddle with FLASH accesses
  254. */
  255. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  256. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  257. /* FLASH timing */
  258. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_BI | \
  259. OR_SCY_5_CLK | OR_TRLX)
  260. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  261. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  262. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  263. #define CFG_OR5_REMAP CFG_OR0_REMAP
  264. #define CFG_OR5_PRELIM CFG_OR0_PRELIM
  265. #define CFG_BR5_PRELIM ((FLASH_BASE5_PRELIM & BR_BA_MSK) | BR_V )
  266. /*
  267. * BR2/3 and OR2/3 (SDRAM)
  268. *
  269. */
  270. #define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank #0 */
  271. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  272. /* SDRAM timing: Multiplexed addresses */
  273. #define CFG_OR_TIMING_SDRAM (OR_CSNT_SAM)
  274. #define CFG_OR3_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  275. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  276. /*
  277. * Memory Periodic Timer Prescaler
  278. */
  279. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  280. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  281. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  282. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  283. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  284. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  285. /*
  286. * MAMR settings for SDRAM
  287. */
  288. /* periodic timer for refresh */
  289. #define CFG_MAMR_PTA 97 /* start with divider for 100 MHz */
  290. /* 8 column SDRAM */
  291. #define CFG_MAMR_8COL \
  292. ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  293. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  294. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  295. /*
  296. * Internal Definitions
  297. *
  298. * Boot Flags
  299. */
  300. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  301. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  302. #endif /* __CONFIG_H */