exynos_fimd.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics
  3. *
  4. * Author: InKi Dae <inki.dae@samsung.com>
  5. * Author: Donghwa Lee <dh09.lee@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <config.h>
  23. #include <common.h>
  24. #include <asm/io.h>
  25. #include <lcd.h>
  26. #include <div64.h>
  27. #include <asm/arch/clk.h>
  28. #include <asm/arch/clock.h>
  29. #include <asm/arch/cpu.h>
  30. #include "exynos_fb.h"
  31. static unsigned long *lcd_base_addr;
  32. static vidinfo_t *pvid;
  33. static struct exynos_fb *fimd_ctrl;
  34. void exynos_fimd_lcd_init_mem(u_long screen_base, u_long fb_size,
  35. u_long palette_size)
  36. {
  37. lcd_base_addr = (unsigned long *)screen_base;
  38. }
  39. static void exynos_fimd_set_dualrgb(unsigned int enabled)
  40. {
  41. unsigned int cfg = 0;
  42. if (enabled) {
  43. cfg = EXYNOS_DUALRGB_BYPASS_DUAL | EXYNOS_DUALRGB_LINESPLIT |
  44. EXYNOS_DUALRGB_VDEN_EN_ENABLE;
  45. /* in case of Line Split mode, MAIN_CNT doesn't neet to set. */
  46. cfg |= EXYNOS_DUALRGB_SUB_CNT(pvid->vl_col / 2) |
  47. EXYNOS_DUALRGB_MAIN_CNT(0);
  48. }
  49. writel(cfg, &fimd_ctrl->dualrgb);
  50. }
  51. static void exynos_fimd_set_dp_clkcon(unsigned int enabled)
  52. {
  53. unsigned int cfg = 0;
  54. if (enabled)
  55. cfg = EXYNOS_DP_CLK_ENABLE;
  56. writel(cfg, &fimd_ctrl->dp_mie_clkcon);
  57. }
  58. static void exynos_fimd_set_par(unsigned int win_id)
  59. {
  60. unsigned int cfg = 0;
  61. /* set window control */
  62. cfg = readl((unsigned int)&fimd_ctrl->wincon0 +
  63. EXYNOS_WINCON(win_id));
  64. cfg &= ~(EXYNOS_WINCON_BITSWP_ENABLE | EXYNOS_WINCON_BYTESWP_ENABLE |
  65. EXYNOS_WINCON_HAWSWP_ENABLE | EXYNOS_WINCON_WSWP_ENABLE |
  66. EXYNOS_WINCON_BURSTLEN_MASK | EXYNOS_WINCON_BPPMODE_MASK |
  67. EXYNOS_WINCON_INRGB_MASK | EXYNOS_WINCON_DATAPATH_MASK);
  68. /* DATAPATH is DMA */
  69. cfg |= EXYNOS_WINCON_DATAPATH_DMA;
  70. if (pvid->logo_on) /* To get proprietary LOGO */
  71. cfg |= EXYNOS_WINCON_WSWP_ENABLE;
  72. else /* To get output console on LCD */
  73. cfg |= EXYNOS_WINCON_HAWSWP_ENABLE;
  74. /* dma burst is 16 */
  75. cfg |= EXYNOS_WINCON_BURSTLEN_16WORD;
  76. if (pvid->logo_on) /* To get proprietary LOGO */
  77. cfg |= EXYNOS_WINCON_BPPMODE_24BPP_888;
  78. else /* To get output console on LCD */
  79. cfg |= EXYNOS_WINCON_BPPMODE_16BPP_565;
  80. writel(cfg, (unsigned int)&fimd_ctrl->wincon0 +
  81. EXYNOS_WINCON(win_id));
  82. /* set window position to x=0, y=0*/
  83. cfg = EXYNOS_VIDOSD_LEFT_X(0) | EXYNOS_VIDOSD_TOP_Y(0);
  84. writel(cfg, (unsigned int)&fimd_ctrl->vidosd0a +
  85. EXYNOS_VIDOSD(win_id));
  86. cfg = EXYNOS_VIDOSD_RIGHT_X(pvid->vl_col - 1) |
  87. EXYNOS_VIDOSD_BOTTOM_Y(pvid->vl_row - 1) |
  88. EXYNOS_VIDOSD_RIGHT_X_E(1) |
  89. EXYNOS_VIDOSD_BOTTOM_Y_E(0);
  90. writel(cfg, (unsigned int)&fimd_ctrl->vidosd0b +
  91. EXYNOS_VIDOSD(win_id));
  92. /* set window size for window0*/
  93. cfg = EXYNOS_VIDOSD_SIZE(pvid->vl_col * pvid->vl_row);
  94. writel(cfg, (unsigned int)&fimd_ctrl->vidosd0c +
  95. EXYNOS_VIDOSD(win_id));
  96. }
  97. static void exynos_fimd_set_buffer_address(unsigned int win_id)
  98. {
  99. unsigned long start_addr, end_addr;
  100. start_addr = (unsigned long)lcd_base_addr;
  101. end_addr = start_addr + ((pvid->vl_col * (NBITS(pvid->vl_bpix) / 8)) *
  102. pvid->vl_row);
  103. writel(start_addr, (unsigned int)&fimd_ctrl->vidw00add0b0 +
  104. EXYNOS_BUFFER_OFFSET(win_id));
  105. writel(end_addr, (unsigned int)&fimd_ctrl->vidw00add1b0 +
  106. EXYNOS_BUFFER_OFFSET(win_id));
  107. }
  108. static void exynos_fimd_set_clock(vidinfo_t *pvid)
  109. {
  110. unsigned int cfg = 0, div = 0, remainder, remainder_div;
  111. unsigned long pixel_clock;
  112. unsigned long long src_clock;
  113. if (pvid->dual_lcd_enabled) {
  114. pixel_clock = pvid->vl_freq *
  115. (pvid->vl_hspw + pvid->vl_hfpd +
  116. pvid->vl_hbpd + pvid->vl_col / 2) *
  117. (pvid->vl_vspw + pvid->vl_vfpd +
  118. pvid->vl_vbpd + pvid->vl_row);
  119. } else if (pvid->interface_mode == FIMD_CPU_INTERFACE) {
  120. pixel_clock = pvid->vl_freq *
  121. pvid->vl_width * pvid->vl_height *
  122. (pvid->cs_setup + pvid->wr_setup +
  123. pvid->wr_act + pvid->wr_hold + 1);
  124. } else {
  125. pixel_clock = pvid->vl_freq *
  126. (pvid->vl_hspw + pvid->vl_hfpd +
  127. pvid->vl_hbpd + pvid->vl_col) *
  128. (pvid->vl_vspw + pvid->vl_vfpd +
  129. pvid->vl_vbpd + pvid->vl_row);
  130. }
  131. cfg = readl(&fimd_ctrl->vidcon0);
  132. cfg &= ~(EXYNOS_VIDCON0_CLKSEL_MASK | EXYNOS_VIDCON0_CLKVALUP_MASK |
  133. EXYNOS_VIDCON0_CLKVAL_F(0xFF) | EXYNOS_VIDCON0_VCLKEN_MASK |
  134. EXYNOS_VIDCON0_CLKDIR_MASK);
  135. cfg |= (EXYNOS_VIDCON0_CLKSEL_SCLK | EXYNOS_VIDCON0_CLKVALUP_ALWAYS |
  136. EXYNOS_VIDCON0_VCLKEN_NORMAL | EXYNOS_VIDCON0_CLKDIR_DIVIDED);
  137. src_clock = (unsigned long long) get_lcd_clk();
  138. /* get quotient and remainder. */
  139. remainder = do_div(src_clock, pixel_clock);
  140. div = src_clock;
  141. remainder *= 10;
  142. remainder_div = remainder / pixel_clock;
  143. /* round about one places of decimals. */
  144. if (remainder_div >= 5)
  145. div++;
  146. /* in case of dual lcd mode. */
  147. if (pvid->dual_lcd_enabled)
  148. div--;
  149. cfg |= EXYNOS_VIDCON0_CLKVAL_F(div - 1);
  150. writel(cfg, &fimd_ctrl->vidcon0);
  151. }
  152. void exynos_set_trigger(void)
  153. {
  154. unsigned int cfg = 0;
  155. cfg = readl(&fimd_ctrl->trigcon);
  156. cfg |= (EXYNOS_I80SOFT_TRIG_EN | EXYNOS_I80START_TRIG);
  157. writel(cfg, &fimd_ctrl->trigcon);
  158. }
  159. int exynos_is_i80_frame_done(void)
  160. {
  161. unsigned int cfg = 0;
  162. int status;
  163. cfg = readl(&fimd_ctrl->trigcon);
  164. /* frame done func is valid only when TRIMODE[0] is set to 1. */
  165. status = (cfg & EXYNOS_I80STATUS_TRIG_DONE) ==
  166. EXYNOS_I80STATUS_TRIG_DONE;
  167. return status;
  168. }
  169. static void exynos_fimd_lcd_on(void)
  170. {
  171. unsigned int cfg = 0;
  172. /* display on */
  173. cfg = readl(&fimd_ctrl->vidcon0);
  174. cfg |= (EXYNOS_VIDCON0_ENVID_ENABLE | EXYNOS_VIDCON0_ENVID_F_ENABLE);
  175. writel(cfg, &fimd_ctrl->vidcon0);
  176. }
  177. static void exynos_fimd_window_on(unsigned int win_id)
  178. {
  179. unsigned int cfg = 0;
  180. /* enable window */
  181. cfg = readl((unsigned int)&fimd_ctrl->wincon0 +
  182. EXYNOS_WINCON(win_id));
  183. cfg |= EXYNOS_WINCON_ENWIN_ENABLE;
  184. writel(cfg, (unsigned int)&fimd_ctrl->wincon0 +
  185. EXYNOS_WINCON(win_id));
  186. cfg = readl(&fimd_ctrl->winshmap);
  187. cfg |= EXYNOS_WINSHMAP_CH_ENABLE(win_id);
  188. writel(cfg, &fimd_ctrl->winshmap);
  189. }
  190. void exynos_fimd_lcd_off(void)
  191. {
  192. unsigned int cfg = 0;
  193. cfg = readl(&fimd_ctrl->vidcon0);
  194. cfg &= (EXYNOS_VIDCON0_ENVID_DISABLE | EXYNOS_VIDCON0_ENVID_F_DISABLE);
  195. writel(cfg, &fimd_ctrl->vidcon0);
  196. }
  197. void exynos_fimd_window_off(unsigned int win_id)
  198. {
  199. unsigned int cfg = 0;
  200. cfg = readl((unsigned int)&fimd_ctrl->wincon0 +
  201. EXYNOS_WINCON(win_id));
  202. cfg &= EXYNOS_WINCON_ENWIN_DISABLE;
  203. writel(cfg, (unsigned int)&fimd_ctrl->wincon0 +
  204. EXYNOS_WINCON(win_id));
  205. cfg = readl(&fimd_ctrl->winshmap);
  206. cfg &= ~EXYNOS_WINSHMAP_CH_DISABLE(win_id);
  207. writel(cfg, &fimd_ctrl->winshmap);
  208. }
  209. void exynos_fimd_lcd_init(vidinfo_t *vid)
  210. {
  211. unsigned int cfg = 0, rgb_mode;
  212. unsigned int offset;
  213. fimd_ctrl = (struct exynos_fb *)samsung_get_base_fimd();
  214. offset = exynos_fimd_get_base_offset();
  215. /* store panel info to global variable */
  216. pvid = vid;
  217. rgb_mode = vid->rgb_mode;
  218. if (vid->interface_mode == FIMD_RGB_INTERFACE) {
  219. cfg |= EXYNOS_VIDCON0_VIDOUT_RGB;
  220. writel(cfg, &fimd_ctrl->vidcon0);
  221. cfg = readl(&fimd_ctrl->vidcon2);
  222. cfg &= ~(EXYNOS_VIDCON2_WB_MASK |
  223. EXYNOS_VIDCON2_TVFORMATSEL_MASK |
  224. EXYNOS_VIDCON2_TVFORMATSEL_YUV_MASK);
  225. cfg |= EXYNOS_VIDCON2_WB_DISABLE;
  226. writel(cfg, &fimd_ctrl->vidcon2);
  227. /* set polarity */
  228. cfg = 0;
  229. if (!pvid->vl_clkp)
  230. cfg |= EXYNOS_VIDCON1_IVCLK_RISING_EDGE;
  231. if (!pvid->vl_hsp)
  232. cfg |= EXYNOS_VIDCON1_IHSYNC_INVERT;
  233. if (!pvid->vl_vsp)
  234. cfg |= EXYNOS_VIDCON1_IVSYNC_INVERT;
  235. if (!pvid->vl_dp)
  236. cfg |= EXYNOS_VIDCON1_IVDEN_INVERT;
  237. writel(cfg, (unsigned int)&fimd_ctrl->vidcon1 + offset);
  238. /* set timing */
  239. cfg = EXYNOS_VIDTCON0_VFPD(pvid->vl_vfpd - 1);
  240. cfg |= EXYNOS_VIDTCON0_VBPD(pvid->vl_vbpd - 1);
  241. cfg |= EXYNOS_VIDTCON0_VSPW(pvid->vl_vspw - 1);
  242. writel(cfg, (unsigned int)&fimd_ctrl->vidtcon0 + offset);
  243. cfg = EXYNOS_VIDTCON1_HFPD(pvid->vl_hfpd - 1);
  244. cfg |= EXYNOS_VIDTCON1_HBPD(pvid->vl_hbpd - 1);
  245. cfg |= EXYNOS_VIDTCON1_HSPW(pvid->vl_hspw - 1);
  246. writel(cfg, (unsigned int)&fimd_ctrl->vidtcon1 + offset);
  247. /* set lcd size */
  248. cfg = EXYNOS_VIDTCON2_HOZVAL(pvid->vl_col - 1) |
  249. EXYNOS_VIDTCON2_LINEVAL(pvid->vl_row - 1) |
  250. EXYNOS_VIDTCON2_HOZVAL_E(pvid->vl_col - 1) |
  251. EXYNOS_VIDTCON2_LINEVAL_E(pvid->vl_row - 1);
  252. writel(cfg, (unsigned int)&fimd_ctrl->vidtcon2 + offset);
  253. }
  254. /* set display mode */
  255. cfg = readl(&fimd_ctrl->vidcon0);
  256. cfg &= ~EXYNOS_VIDCON0_PNRMODE_MASK;
  257. cfg |= (rgb_mode << EXYNOS_VIDCON0_PNRMODE_SHIFT);
  258. writel(cfg, &fimd_ctrl->vidcon0);
  259. /* set par */
  260. exynos_fimd_set_par(pvid->win_id);
  261. /* set memory address */
  262. exynos_fimd_set_buffer_address(pvid->win_id);
  263. /* set buffer size */
  264. cfg = EXYNOS_VIDADDR_PAGEWIDTH(pvid->vl_col * NBITS(pvid->vl_bpix) / 8) |
  265. EXYNOS_VIDADDR_PAGEWIDTH_E(pvid->vl_col * NBITS(pvid->vl_bpix) / 8) |
  266. EXYNOS_VIDADDR_OFFSIZE(0) |
  267. EXYNOS_VIDADDR_OFFSIZE_E(0);
  268. writel(cfg, (unsigned int)&fimd_ctrl->vidw00add2 +
  269. EXYNOS_BUFFER_SIZE(pvid->win_id));
  270. /* set clock */
  271. exynos_fimd_set_clock(pvid);
  272. /* set rgb mode to dual lcd. */
  273. exynos_fimd_set_dualrgb(pvid->dual_lcd_enabled);
  274. /* display on */
  275. exynos_fimd_lcd_on();
  276. /* window on */
  277. exynos_fimd_window_on(pvid->win_id);
  278. exynos_fimd_set_dp_clkcon(pvid->dp_enabled);
  279. }
  280. unsigned long exynos_fimd_calc_fbsize(void)
  281. {
  282. return pvid->vl_col * pvid->vl_row * (NBITS(pvid->vl_bpix) / 8);
  283. }