pdm360ng.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648
  1. /*
  2. * (C) Copyright 2009, 2010 Wolfgang Denk <wd@denx.de>
  3. *
  4. * (C) Copyright 2009-2010
  5. * Michael Weiß, ifm ecomatic gmbh, michael.weiss@ifm.com
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. *
  25. */
  26. #include <common.h>
  27. #include <asm/bitops.h>
  28. #include <command.h>
  29. #include <asm/io.h>
  30. #include <asm/processor.h>
  31. #include <asm/mpc512x.h>
  32. #include <fdt_support.h>
  33. #include <flash.h>
  34. #ifdef CONFIG_MISC_INIT_R
  35. #include <i2c.h>
  36. #endif
  37. #include <serial.h>
  38. #include <jffs2/load_kernel.h>
  39. #include <mtd_node.h>
  40. DECLARE_GLOBAL_DATA_PTR;
  41. extern flash_info_t flash_info[];
  42. ulong flash_get_size (phys_addr_t base, int banknum);
  43. /* Clocks in use */
  44. #define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \
  45. CLOCK_SCCR1_LPC_EN | \
  46. CLOCK_SCCR1_NFC_EN | \
  47. CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \
  48. CLOCK_SCCR1_PSCFIFO_EN | \
  49. CLOCK_SCCR1_DDR_EN | \
  50. CLOCK_SCCR1_FEC_EN | \
  51. CLOCK_SCCR1_TPR_EN)
  52. #define SCCR2_CLOCKS_EN (CLOCK_SCCR2_MEM_EN | \
  53. CLOCK_SCCR2_SPDIF_EN | \
  54. CLOCK_SCCR2_DIU_EN | \
  55. CLOCK_SCCR2_I2C_EN)
  56. int board_early_init_f(void)
  57. {
  58. volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
  59. /*
  60. * Initialize Local Window for FLASH-Bank1 access (CS1)
  61. */
  62. out_be32(&im->sysconf.lpcs1aw,
  63. CSAW_START(CONFIG_SYS_FLASH1_BASE) |
  64. CSAW_STOP(CONFIG_SYS_FLASH1_BASE, CONFIG_SYS_FLASH_SIZE)
  65. );
  66. out_be32(&im->lpc.cs_cfg[1], CONFIG_SYS_CS1_CFG);
  67. /*
  68. * Local Window for MRAM access (CS2)
  69. */
  70. out_be32(&im->sysconf.lpcs2aw,
  71. CSAW_START(CONFIG_SYS_MRAM_BASE) |
  72. CSAW_STOP(CONFIG_SYS_MRAM_BASE, CONFIG_SYS_MRAM_SIZE)
  73. );
  74. out_be32(&im->lpc.cs_cfg[2], CONFIG_SYS_CS2_CFG);
  75. sync_law(&im->sysconf.lpcs2aw);
  76. /*
  77. * Configure Flash Speed
  78. */
  79. out_be32(&im->lpc.cs_cfg[0], CONFIG_SYS_CS0_CFG);
  80. out_be32(&im->lpc.altr, CONFIG_SYS_CS_ALETIMING);
  81. /*
  82. * Enable clocks
  83. */
  84. out_be32(&im->clk.sccr[0], SCCR1_CLOCKS_EN);
  85. out_be32(&im->clk.sccr[1], SCCR2_CLOCKS_EN);
  86. #if defined(CONFIG_IIM) || defined(CONFIG_CMD_FUSE)
  87. setbits_be32(&im->clk.sccr[1], CLOCK_SCCR2_IIM_EN);
  88. #endif
  89. return 0;
  90. }
  91. sdram_conf_t mddrc_config[] = {
  92. {
  93. (512 << 20), /* 512 MB RAM configuration */
  94. {
  95. CONFIG_SYS_MDDRC_SYS_CFG,
  96. CONFIG_SYS_MDDRC_TIME_CFG0,
  97. CONFIG_SYS_MDDRC_TIME_CFG1,
  98. CONFIG_SYS_MDDRC_TIME_CFG2
  99. }
  100. },
  101. {
  102. (128 << 20), /* 128 MB RAM configuration */
  103. {
  104. CONFIG_SYS_MDDRC_SYS_CFG_ALT1,
  105. CONFIG_SYS_MDDRC_TIME_CFG0_ALT1,
  106. CONFIG_SYS_MDDRC_TIME_CFG1_ALT1,
  107. CONFIG_SYS_MDDRC_TIME_CFG2_ALT1
  108. }
  109. },
  110. };
  111. phys_size_t initdram (int board_type)
  112. {
  113. int i;
  114. u32 msize = 0;
  115. u32 pdm360ng_init_seq[] = {
  116. CONFIG_SYS_DDRCMD_NOP,
  117. CONFIG_SYS_DDRCMD_NOP,
  118. CONFIG_SYS_DDRCMD_NOP,
  119. CONFIG_SYS_DDRCMD_NOP,
  120. CONFIG_SYS_DDRCMD_NOP,
  121. CONFIG_SYS_DDRCMD_NOP,
  122. CONFIG_SYS_DDRCMD_NOP,
  123. CONFIG_SYS_DDRCMD_NOP,
  124. CONFIG_SYS_DDRCMD_NOP,
  125. CONFIG_SYS_DDRCMD_NOP,
  126. CONFIG_SYS_DDRCMD_PCHG_ALL,
  127. CONFIG_SYS_DDRCMD_NOP,
  128. CONFIG_SYS_DDRCMD_RFSH,
  129. CONFIG_SYS_DDRCMD_NOP,
  130. CONFIG_SYS_DDRCMD_RFSH,
  131. CONFIG_SYS_DDRCMD_NOP,
  132. CONFIG_SYS_MICRON_INIT_DEV_OP,
  133. CONFIG_SYS_DDRCMD_NOP,
  134. CONFIG_SYS_DDRCMD_EM2,
  135. CONFIG_SYS_DDRCMD_NOP,
  136. CONFIG_SYS_DDRCMD_PCHG_ALL,
  137. CONFIG_SYS_DDRCMD_EM2,
  138. CONFIG_SYS_DDRCMD_EM3,
  139. CONFIG_SYS_DDRCMD_EN_DLL,
  140. CONFIG_SYS_DDRCMD_RES_DLL,
  141. CONFIG_SYS_DDRCMD_PCHG_ALL,
  142. CONFIG_SYS_DDRCMD_RFSH,
  143. CONFIG_SYS_DDRCMD_RFSH,
  144. CONFIG_SYS_MICRON_INIT_DEV_OP,
  145. CONFIG_SYS_DDRCMD_OCD_DEFAULT,
  146. CONFIG_SYS_DDRCMD_OCD_EXIT,
  147. CONFIG_SYS_DDRCMD_PCHG_ALL,
  148. CONFIG_SYS_DDRCMD_NOP
  149. };
  150. for (i = 0; i < ARRAY_SIZE(mddrc_config); i++) {
  151. msize = fixed_sdram(&mddrc_config[i].cfg, pdm360ng_init_seq,
  152. ARRAY_SIZE(pdm360ng_init_seq));
  153. if (msize == mddrc_config[i].size)
  154. break;
  155. }
  156. return msize;
  157. }
  158. #if defined(CONFIG_SERIAL_MULTI)
  159. static int set_lcd_brightness(char *);
  160. #endif
  161. int misc_init_r(void)
  162. {
  163. volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
  164. /*
  165. * Re-configure flash setup using auto-detected info
  166. */
  167. if (flash_info[1].size > 0) {
  168. out_be32(&im->sysconf.lpcs1aw,
  169. CSAW_START(gd->bd->bi_flashstart + flash_info[1].size) |
  170. CSAW_STOP(gd->bd->bi_flashstart + flash_info[1].size,
  171. flash_info[1].size));
  172. sync_law(&im->sysconf.lpcs1aw);
  173. /*
  174. * Re-check to get correct base address
  175. */
  176. flash_get_size (gd->bd->bi_flashstart + flash_info[1].size, 1);
  177. } else {
  178. /* Disable Bank 1 */
  179. out_be32(&im->sysconf.lpcs1aw, 0x01000100);
  180. sync_law(&im->sysconf.lpcs1aw);
  181. }
  182. out_be32(&im->sysconf.lpcs0aw,
  183. CSAW_START(gd->bd->bi_flashstart) |
  184. CSAW_STOP(gd->bd->bi_flashstart, flash_info[0].size));
  185. sync_law(&im->sysconf.lpcs0aw);
  186. /*
  187. * Re-check to get correct base address
  188. */
  189. flash_get_size (gd->bd->bi_flashstart, 0);
  190. /*
  191. * Re-do flash protection upon new addresses
  192. */
  193. flash_protect (FLAG_PROTECT_CLEAR,
  194. gd->bd->bi_flashstart, 0xffffffff,
  195. &flash_info[0]);
  196. /* Monitor protection ON by default */
  197. flash_protect (FLAG_PROTECT_SET,
  198. CONFIG_SYS_MONITOR_BASE,
  199. CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN - 1,
  200. &flash_info[0]);
  201. /* Environment protection ON by default */
  202. flash_protect (FLAG_PROTECT_SET,
  203. CONFIG_ENV_ADDR,
  204. CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE - 1,
  205. &flash_info[0]);
  206. #ifdef CONFIG_ENV_ADDR_REDUND
  207. /* Redundant environment protection ON by default */
  208. flash_protect (FLAG_PROTECT_SET,
  209. CONFIG_ENV_ADDR_REDUND,
  210. CONFIG_ENV_ADDR_REDUND + CONFIG_ENV_SECT_SIZE - 1,
  211. &flash_info[0]);
  212. #endif
  213. #ifdef CONFIG_FSL_DIU_FB
  214. # if !(defined(CONFIG_VIDEO) || defined(CONFIG_CFB_CONSOLE))
  215. mpc5121_diu_init();
  216. #endif
  217. #if defined(CONFIG_SERIAL_MULTI)
  218. set_lcd_brightness(0);
  219. #endif
  220. /* Switch LCD-Backlight and LVDS-Interface on */
  221. setbits_be32(&im->gpio.gpdir, 0x01040000);
  222. clrsetbits_be32(&im->gpio.gpdat, 0x01000000, 0x00040000);
  223. #endif
  224. #if defined(CONFIG_HARD_I2C)
  225. if (!getenv("ethaddr")) {
  226. uchar buf[6];
  227. uchar ifm_oui[3] = { 0, 2, 1, };
  228. int ret;
  229. /* I2C-0 for on-board eeprom */
  230. i2c_set_bus_num(CONFIG_SYS_I2C_EEPROM_BUS_NUM);
  231. /* Read ethaddr from EEPROM */
  232. ret = i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR,
  233. CONFIG_SYS_I2C_EEPROM_MAC_OFFSET, 1, buf, 6);
  234. if (ret != 0) {
  235. printf("Error: Unable to read MAC from I2C"
  236. " EEPROM at address %02X:%02X\n",
  237. CONFIG_SYS_I2C_EEPROM_ADDR,
  238. CONFIG_SYS_I2C_EEPROM_MAC_OFFSET);
  239. return 1;
  240. }
  241. /* Owned by IFM ? */
  242. if (memcmp(buf, ifm_oui, sizeof(ifm_oui))) {
  243. printf("Illegal MAC address in EEPROM: %pM\n", buf);
  244. return 1;
  245. }
  246. eth_setenv_enetaddr("ethaddr", buf);
  247. }
  248. #endif /* defined(CONFIG_HARD_I2C) */
  249. return 0;
  250. }
  251. static iopin_t ioregs_init[] = {
  252. /* FUNC1=LPC_CS4 */
  253. {
  254. offsetof(struct ioctrl512x, io_control_pata_ce1), 1, 0,
  255. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(1) |
  256. IO_PIN_PUE(1) | IO_PIN_ST(0) | IO_PIN_DS(3)
  257. },
  258. /* FUNC3=GPIO10 */
  259. {
  260. offsetof(struct ioctrl512x, io_control_pata_ce2), 1, 0,
  261. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  262. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  263. },
  264. /* FUNC1=CAN3_TX */
  265. {
  266. offsetof(struct ioctrl512x, io_control_pata_isolate), 1, 0,
  267. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  268. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  269. },
  270. /* FUNC3=GPIO14 */
  271. {
  272. offsetof(struct ioctrl512x, io_control_pata_iochrdy), 1, 0,
  273. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  274. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  275. },
  276. /* FUNC2=DIU_LD22 Sets Next 2 to DIU_LD pads */
  277. /* DIU_LD22-DIU_LD23 */
  278. {
  279. offsetof(struct ioctrl512x, io_control_pci_ad31), 2, 0,
  280. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  281. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(1)
  282. },
  283. /* FUNC2=USB1_DATA7 Sets Next 12 to USB1 pads */
  284. /* USB1_DATA7-USB1_DATA0, USB1_STOP, USB1_NEXT, USB1_CLK, USB1_DIR */
  285. {
  286. offsetof(struct ioctrl512x, io_control_pci_ad29), 12, 0,
  287. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  288. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(1)
  289. },
  290. /* FUNC1=VIU_DATA0 Sets Next 3 to VIU_DATA pads */
  291. /* VIU_DATA0-VIU_DATA2 */
  292. {
  293. offsetof(struct ioctrl512x, io_control_pci_ad17), 3, 0,
  294. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  295. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(1)
  296. },
  297. /* FUNC2=FEC_TXD_0 */
  298. {
  299. offsetof(struct ioctrl512x, io_control_pci_ad14), 1, 0,
  300. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  301. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(1)
  302. },
  303. /* FUNC1=VIU_DATA3 Sets Next 2 to VIU_DATA pads */
  304. /* VIU_DATA3, VIU_DATA4 */
  305. {
  306. offsetof(struct ioctrl512x, io_control_pci_ad13), 2, 0,
  307. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  308. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(1)
  309. },
  310. /* FUNC2=FEC_RXD_1 Sets Next 12 to FEC pads */
  311. /* FEC_RXD_1, FEC_RXD_0, FEC_RX_CLK, FEC_TX_CLK, FEC_RX_ER, FEC_RX_DV */
  312. /* FEC_TX_EN, FEC_TX_ER, FEC_CRS, FEC_MDC, FEC_MDIO, FEC_COL */
  313. {
  314. offsetof(struct ioctrl512x, io_control_pci_ad11), 12, 0,
  315. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  316. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(1)
  317. },
  318. /* FUNC2=DIU_LD03 Sets Next 25 to DIU pads */
  319. /* DIU_LD00-DIU_LD21 */
  320. {
  321. offsetof(struct ioctrl512x, io_control_pci_cbe0), 22, 0,
  322. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  323. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(1)
  324. },
  325. /* FUNC2=DIU_CLK Sets Next 3 to DIU pads */
  326. /* DIU_CLK, DIU_VSYNC, DIU_HSYNC */
  327. {
  328. offsetof(struct ioctrl512x, io_control_spdif_txclk), 3, 0,
  329. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  330. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  331. },
  332. /* FUNC2=CAN3_RX */
  333. {
  334. offsetof(struct ioctrl512x, io_control_irq1), 1, 0,
  335. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  336. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  337. },
  338. /* Sets lowest slew on 2 CAN_TX Pins*/
  339. {
  340. offsetof(struct ioctrl512x, io_control_can1_tx), 2, 0,
  341. IO_PIN_FMUX(0) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  342. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  343. },
  344. /* FUNC3=CAN4_TX Sets Next 2 to CAN4 pads */
  345. /* CAN4_TX, CAN4_RX */
  346. {
  347. offsetof(struct ioctrl512x, io_control_j1850_tx), 2, 0,
  348. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  349. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  350. },
  351. /* FUNC3=GPIO8 Sets Next 2 to GPIO pads */
  352. /* GPIO8, GPIO9 */
  353. {
  354. offsetof(struct ioctrl512x, io_control_psc0_0), 2, 0,
  355. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  356. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  357. },
  358. /* FUNC1=FEC_TXD_1 Sets Next 3 to FEC pads */
  359. /* FEC_TXD_1, FEC_TXD_2, FEC_TXD_3 */
  360. {
  361. offsetof(struct ioctrl512x, io_control_psc0_4), 3, 0,
  362. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  363. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  364. },
  365. /* FUNC1=FEC_RXD_3 Sets Next 2 to FEC pads */
  366. /* FEC_RXD_3, FEC_RXD_2 */
  367. {
  368. offsetof(struct ioctrl512x, io_control_psc1_4), 2, 0,
  369. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  370. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  371. },
  372. /* FUNC3=GPIO17 */
  373. {
  374. offsetof(struct ioctrl512x, io_control_psc2_1), 1, 0,
  375. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  376. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  377. },
  378. /* FUNC3=GPIO2/GPT2 Sets Next 3 to GPIO pads */
  379. /* GPIO2, GPIO20, GPIO21 */
  380. {
  381. offsetof(struct ioctrl512x, io_control_psc2_4), 3, 0,
  382. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  383. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  384. },
  385. /* FUNC2=VIU_PIX_CLK */
  386. {
  387. offsetof(struct ioctrl512x, io_control_psc3_4), 1, 0,
  388. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  389. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  390. },
  391. /* FUNC3=GPIO24 Sets Next 2 to GPIO pads */
  392. /* GPIO24, GPIO25 */
  393. {
  394. offsetof(struct ioctrl512x, io_control_psc4_0), 2, 0,
  395. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  396. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  397. },
  398. /* FUNC1=NFC_CE2 */
  399. {
  400. offsetof(struct ioctrl512x, io_control_psc4_4), 1, 0,
  401. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(1) |
  402. IO_PIN_PUE(1) | IO_PIN_ST(0) | IO_PIN_DS(0)
  403. },
  404. /* FUNC2=VIU_DATA5 Sets Next 5 to VIU_DATA pads */
  405. /* VIU_DATA5-VIU_DATA9 */
  406. {
  407. offsetof(struct ioctrl512x, io_control_psc5_0), 5, 0,
  408. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  409. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  410. },
  411. /* FUNC1=LPC_TSIZ1 Sets Next 2 to LPC_TSIZ pads */
  412. /* LPC_TSIZ1-LPC_TSIZ2 */
  413. {
  414. offsetof(struct ioctrl512x, io_control_psc6_0), 2, 0,
  415. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  416. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  417. },
  418. /* FUNC1=LPC_TS */
  419. {
  420. offsetof(struct ioctrl512x, io_control_psc6_4), 1, 0,
  421. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  422. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  423. },
  424. /* FUNC3=GPIO16 */
  425. {
  426. offsetof(struct ioctrl512x, io_control_psc7_0), 1, 0,
  427. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  428. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  429. },
  430. /* FUNC3=GPIO18 Sets Next 3 to GPIO pads */
  431. /* GPIO18-GPIO19, GPT7/GPIO7 */
  432. {
  433. offsetof(struct ioctrl512x, io_control_psc7_2), 3, 0,
  434. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  435. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  436. },
  437. /* FUNC3=GPIO0/GPT0 */
  438. {
  439. offsetof(struct ioctrl512x, io_control_psc8_4), 1, 0,
  440. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  441. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  442. },
  443. /* FUNC3=GPIO11 Sets Next 4 to GPIO pads */
  444. /* GPIO11, GPIO2, GPIO12, GPIO13 */
  445. {
  446. offsetof(struct ioctrl512x, io_control_psc10_3), 4, 0,
  447. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  448. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  449. },
  450. /* FUNC2=DIU_DE */
  451. {
  452. offsetof(struct ioctrl512x, io_control_psc11_4), 1, 0,
  453. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  454. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  455. }
  456. };
  457. int checkboard (void)
  458. {
  459. volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
  460. puts("Board: PDM360NG\n");
  461. /* initialize function mux & slew rate IO inter alia on IO Pins */
  462. iopin_initialize(ioregs_init, ARRAY_SIZE(ioregs_init));
  463. /* initialize IO_CONTROL_GP (GPIO/GPT-mux-register) */
  464. setbits_be32(&im->io_ctrl.io_control_gp,
  465. (1 << 0) | /* GP_MUX7->GPIO7 */
  466. (1 << 5)); /* GP_MUX2->GPIO2 */
  467. /* configure GPIO24 (VIU_CE), output/high */
  468. setbits_be32(&im->gpio.gpdir, 0x80);
  469. setbits_be32(&im->gpio.gpdat, 0x80);
  470. return 0;
  471. }
  472. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  473. #ifdef CONFIG_FDT_FIXUP_PARTITIONS
  474. struct node_info nodes[] = {
  475. { "fsl,mpc5121-nfc", MTD_DEV_TYPE_NAND, },
  476. { "cfi-flash", MTD_DEV_TYPE_NOR, },
  477. };
  478. #endif
  479. void ft_board_setup(void *blob, bd_t *bd)
  480. {
  481. u32 val[8];
  482. int rc, i = 0;
  483. ft_cpu_setup(blob, bd);
  484. fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
  485. #ifdef CONFIG_FDT_FIXUP_PARTITIONS
  486. fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
  487. #endif
  488. /* Fixup NOR FLASH mapping */
  489. val[i++] = 0; /* chip select number */
  490. val[i++] = 0; /* always 0 */
  491. val[i++] = gd->bd->bi_flashstart;
  492. val[i++] = gd->bd->bi_flashsize;
  493. /* Fixup MRAM mapping */
  494. val[i++] = 2; /* chip select number */
  495. val[i++] = 0; /* always 0 */
  496. val[i++] = CONFIG_SYS_MRAM_BASE;
  497. val[i++] = CONFIG_SYS_MRAM_SIZE;
  498. rc = fdt_find_and_setprop(blob, "/localbus", "ranges",
  499. val, i * sizeof(u32), 1);
  500. if (rc)
  501. printf("Unable to update localbus ranges, err=%s\n",
  502. fdt_strerror(rc));
  503. /* Fixup reg property in NOR Flash node */
  504. i = 0;
  505. val[i++] = 0; /* always 0 */
  506. val[i++] = 0; /* start at offset 0 */
  507. val[i++] = flash_info[0].size; /* size of Bank 0 */
  508. /* Second Bank available? */
  509. if (flash_info[1].size > 0) {
  510. val[i++] = 0; /* always 0 */
  511. val[i++] = flash_info[0].size; /* offset of Bank 1 */
  512. val[i++] = flash_info[1].size; /* size of Bank 1 */
  513. }
  514. rc = fdt_find_and_setprop(blob, "/localbus/flash", "reg",
  515. val, i * sizeof(u32), 1);
  516. if (rc)
  517. printf("Unable to update flash reg property, err=%s\n",
  518. fdt_strerror(rc));
  519. }
  520. #endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */
  521. #if defined(CONFIG_SERIAL_MULTI)
  522. /*
  523. * If argument is NULL, set the LCD brightness to the
  524. * value from "brightness" environment variable. Set
  525. * the LCD brightness to the value specified by the
  526. * argument otherwise. Default brightness is zero.
  527. */
  528. #define MAX_BRIGHTNESS 99
  529. static int set_lcd_brightness(char *brightness)
  530. {
  531. struct stdio_dev *cop_port;
  532. char *env;
  533. char cmd_buf[20];
  534. int val = 0;
  535. int cs = 0;
  536. int len, i;
  537. if (brightness) {
  538. val = simple_strtol(brightness, NULL, 10);
  539. } else {
  540. env = getenv("brightness");
  541. if (env)
  542. val = simple_strtol(env, NULL, 10);
  543. }
  544. if (val < 0)
  545. val = 0;
  546. if (val > MAX_BRIGHTNESS)
  547. val = MAX_BRIGHTNESS;
  548. sprintf(cmd_buf, "$SB;%04d;", val);
  549. len = strlen(cmd_buf);
  550. for (i = 1; i <= len; i++)
  551. cs += cmd_buf[i];
  552. cs = (~cs + 1) & 0xff;
  553. sprintf(cmd_buf + len, "%02X\n", cs);
  554. /* IO Coprocessor communication */
  555. cop_port = open_port(4, CONFIG_SYS_PDM360NG_COPROC_BAUDRATE);
  556. if (!cop_port) {
  557. printf("Error: Can't open IO Coprocessor port.\n");
  558. return -1;
  559. }
  560. debug("%s: cmd: %s", __func__, cmd_buf);
  561. write_port(cop_port, cmd_buf);
  562. /*
  563. * Wait for transmission and maybe response data
  564. * before closing the port.
  565. */
  566. udelay(CONFIG_SYS_PDM360NG_COPROC_READ_DELAY);
  567. memset(cmd_buf, 0, sizeof(cmd_buf));
  568. len = read_port(cop_port, cmd_buf, sizeof(cmd_buf));
  569. if (len)
  570. printf("Error: %s\n", cmd_buf);
  571. close_port(4);
  572. return 0;
  573. }
  574. static int cmd_lcd_brightness(cmd_tbl_t *cmdtp, int flag,
  575. int argc, char * const argv[])
  576. {
  577. if (argc < 2)
  578. return cmd_usage(cmdtp);
  579. return set_lcd_brightness(argv[1]);
  580. }
  581. U_BOOT_CMD(lcdbr, 2, 1, cmd_lcd_brightness,
  582. "set LCD brightness",
  583. "<brightness> - set LCD backlight level to <brightness>.\n"
  584. );
  585. #endif /* CONFIG_SERIAL_MULTI */