options.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452
  1. /*
  2. * Copyright 2008, 2010-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. */
  9. #include <common.h>
  10. #include <hwconfig.h>
  11. #include <asm/fsl_ddr_sdram.h>
  12. #include "ddr.h"
  13. /*
  14. * Use our own stack based buffer before relocation to allow accessing longer
  15. * hwconfig strings that might be in the environment before we've relocated.
  16. * This is pretty fragile on both the use of stack and if the buffer is big
  17. * enough. However we will get a warning from getenv_f for the later.
  18. */
  19. #define HWCONFIG_BUFFER_SIZE 128
  20. /* Board-specific functions defined in each board's ddr.c */
  21. extern void fsl_ddr_board_options(memctl_options_t *popts,
  22. dimm_params_t *pdimm,
  23. unsigned int ctrl_num);
  24. unsigned int populate_memctl_options(int all_DIMMs_registered,
  25. memctl_options_t *popts,
  26. dimm_params_t *pdimm,
  27. unsigned int ctrl_num)
  28. {
  29. unsigned int i;
  30. char buffer[HWCONFIG_BUFFER_SIZE];
  31. char *buf = NULL;
  32. /*
  33. * Extract hwconfig from environment since we have not properly setup
  34. * the environment but need it for ddr config params
  35. */
  36. if (getenv_f("hwconfig", buffer, sizeof(buffer)) > 0)
  37. buf = buffer;
  38. /* Chip select options. */
  39. /* Pick chip-select local options. */
  40. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  41. /* If not DDR2, odt_rd_cfg and odt_wr_cfg need to be 0. */
  42. /* only for single CS? */
  43. popts->cs_local_opts[i].odt_rd_cfg = 0;
  44. popts->cs_local_opts[i].odt_wr_cfg = 1;
  45. popts->cs_local_opts[i].auto_precharge = 0;
  46. }
  47. /* Pick interleaving mode. */
  48. /*
  49. * 0 = no interleaving
  50. * 1 = interleaving between 2 controllers
  51. */
  52. popts->memctl_interleaving = 0;
  53. /*
  54. * 0 = cacheline
  55. * 1 = page
  56. * 2 = (logical) bank
  57. * 3 = superbank (only if CS interleaving is enabled)
  58. */
  59. popts->memctl_interleaving_mode = 0;
  60. /*
  61. * 0: cacheline: bit 30 of the 36-bit physical addr selects the memctl
  62. * 1: page: bit to the left of the column bits selects the memctl
  63. * 2: bank: bit to the left of the bank bits selects the memctl
  64. * 3: superbank: bit to the left of the chip select selects the memctl
  65. *
  66. * NOTE: ba_intlv (rank interleaving) is independent of memory
  67. * controller interleaving; it is only within a memory controller.
  68. * Must use superbank interleaving if rank interleaving is used and
  69. * memory controller interleaving is enabled.
  70. */
  71. /*
  72. * 0 = no
  73. * 0x40 = CS0,CS1
  74. * 0x20 = CS2,CS3
  75. * 0x60 = CS0,CS1 + CS2,CS3
  76. * 0x04 = CS0,CS1,CS2,CS3
  77. */
  78. popts->ba_intlv_ctl = 0;
  79. /* Memory Organization Parameters */
  80. popts->registered_dimm_en = all_DIMMs_registered;
  81. /* Operational Mode Paramters */
  82. /* Pick ECC modes */
  83. popts->ECC_mode = 0; /* 0 = disabled, 1 = enabled */
  84. #ifdef CONFIG_DDR_ECC
  85. if (hwconfig_sub_f("fsl_ddr", "ecc", buf)) {
  86. if (hwconfig_subarg_cmp_f("fsl_ddr", "ecc", "on", buf))
  87. popts->ECC_mode = 1;
  88. } else
  89. popts->ECC_mode = 1;
  90. #endif
  91. popts->ECC_init_using_memctl = 1; /* 0 = use DMA, 1 = use memctl */
  92. /*
  93. * Choose DQS config
  94. * 0 for DDR1
  95. * 1 for DDR2
  96. */
  97. #if defined(CONFIG_FSL_DDR1)
  98. popts->DQS_config = 0;
  99. #elif defined(CONFIG_FSL_DDR2) || defined(CONFIG_FSL_DDR3)
  100. popts->DQS_config = 1;
  101. #endif
  102. /* Choose self-refresh during sleep. */
  103. popts->self_refresh_in_sleep = 1;
  104. /* Choose dynamic power management mode. */
  105. popts->dynamic_power = 0;
  106. /* 0 = 64-bit, 1 = 32-bit, 2 = 16-bit */
  107. popts->data_bus_width = 0;
  108. /* Choose burst length. */
  109. #if defined(CONFIG_FSL_DDR3)
  110. #if defined(CONFIG_E500MC)
  111. popts->OTF_burst_chop_en = 0; /* on-the-fly burst chop disable */
  112. popts->burst_length = DDR_BL8; /* Fixed 8-beat burst len */
  113. #else
  114. popts->OTF_burst_chop_en = 1; /* on-the-fly burst chop */
  115. popts->burst_length = DDR_OTF; /* on-the-fly BC4 and BL8 */
  116. #endif
  117. #else
  118. popts->burst_length = DDR_BL4; /* has to be 4 for DDR2 */
  119. #endif
  120. /* Choose ddr controller address mirror mode */
  121. #if defined(CONFIG_FSL_DDR3)
  122. popts->mirrored_dimm = pdimm[0].mirrored_dimm;
  123. #endif
  124. /* Global Timing Parameters. */
  125. debug("mclk_ps = %u ps\n", get_memory_clk_period_ps());
  126. /* Pick a caslat override. */
  127. popts->cas_latency_override = 0;
  128. popts->cas_latency_override_value = 3;
  129. if (popts->cas_latency_override) {
  130. debug("using caslat override value = %u\n",
  131. popts->cas_latency_override_value);
  132. }
  133. /* Decide whether to use the computed derated latency */
  134. popts->use_derated_caslat = 0;
  135. /* Choose an additive latency. */
  136. popts->additive_latency_override = 0;
  137. popts->additive_latency_override_value = 3;
  138. if (popts->additive_latency_override) {
  139. debug("using additive latency override value = %u\n",
  140. popts->additive_latency_override_value);
  141. }
  142. /*
  143. * 2T_EN setting
  144. *
  145. * Factors to consider for 2T_EN:
  146. * - number of DIMMs installed
  147. * - number of components, number of active ranks
  148. * - how much time you want to spend playing around
  149. */
  150. popts->twoT_en = 0;
  151. popts->threeT_en = 0;
  152. /*
  153. * BSTTOPRE precharge interval
  154. *
  155. * Set this to 0 for global auto precharge
  156. *
  157. * FIXME: Should this be configured in picoseconds?
  158. * Why it should be in ps: better understanding of this
  159. * relative to actual DRAM timing parameters such as tRAS.
  160. * e.g. tRAS(min) = 40 ns
  161. */
  162. popts->bstopre = 0x100;
  163. /* Minimum CKE pulse width -- tCKE(MIN) */
  164. popts->tCKE_clock_pulse_width_ps
  165. = mclk_to_picos(FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR);
  166. /*
  167. * Window for four activates -- tFAW
  168. *
  169. * FIXME: UM: applies only to DDR2/DDR3 with eight logical banks only
  170. * FIXME: varies depending upon number of column addresses or data
  171. * FIXME: width, was considering looking at pdimm->primary_sdram_width
  172. */
  173. #if defined(CONFIG_FSL_DDR1)
  174. popts->tFAW_window_four_activates_ps = mclk_to_picos(1);
  175. #elif defined(CONFIG_FSL_DDR2)
  176. /*
  177. * x4/x8; some datasheets have 35000
  178. * x16 wide columns only? Use 50000?
  179. */
  180. popts->tFAW_window_four_activates_ps = 37500;
  181. #elif defined(CONFIG_FSL_DDR3)
  182. popts->tFAW_window_four_activates_ps = pdimm[0].tFAW_ps;
  183. #endif
  184. popts->zq_en = 0;
  185. popts->wrlvl_en = 0;
  186. #if defined(CONFIG_FSL_DDR3)
  187. /*
  188. * due to ddr3 dimm is fly-by topology
  189. * we suggest to enable write leveling to
  190. * meet the tQDSS under different loading.
  191. */
  192. popts->wrlvl_en = 1;
  193. popts->zq_en = 1;
  194. popts->wrlvl_override = 0;
  195. #endif
  196. /*
  197. * Check interleaving configuration from environment.
  198. * Please refer to doc/README.fsl-ddr for the detail.
  199. *
  200. * If memory controller interleaving is enabled, then the data
  201. * bus widths must be programmed identically for all memory controllers.
  202. *
  203. * XXX: Attempt to set all controllers to the same chip select
  204. * interleaving mode. It will do a best effort to get the
  205. * requested ranks interleaved together such that the result
  206. * should be a subset of the requested configuration.
  207. */
  208. #if (CONFIG_NUM_DDR_CONTROLLERS > 1)
  209. if (hwconfig_sub_f("fsl_ddr", "ctlr_intlv", buf)) {
  210. if (pdimm[0].n_ranks == 0) {
  211. printf("There is no rank on CS0 for controller %d. Because only"
  212. " rank on CS0 and ranks chip-select interleaved with CS0"
  213. " are controller interleaved, force non memory "
  214. "controller interleaving\n", ctrl_num);
  215. popts->memctl_interleaving = 0;
  216. } else {
  217. popts->memctl_interleaving = 1;
  218. /*
  219. * test null first. if CONFIG_HWCONFIG is not defined
  220. * hwconfig_arg_cmp returns non-zero
  221. */
  222. if (hwconfig_subarg_cmp_f("fsl_ddr", "ctlr_intlv",
  223. "null", buf)) {
  224. popts->memctl_interleaving = 0;
  225. debug("memory controller interleaving disabled.\n");
  226. } else if (hwconfig_subarg_cmp_f("fsl_ddr",
  227. "ctlr_intlv",
  228. "cacheline", buf))
  229. popts->memctl_interleaving_mode =
  230. FSL_DDR_CACHE_LINE_INTERLEAVING;
  231. else if (hwconfig_subarg_cmp_f("fsl_ddr", "ctlr_intlv",
  232. "page", buf))
  233. popts->memctl_interleaving_mode =
  234. FSL_DDR_PAGE_INTERLEAVING;
  235. else if (hwconfig_subarg_cmp_f("fsl_ddr", "ctlr_intlv",
  236. "bank", buf))
  237. popts->memctl_interleaving_mode =
  238. FSL_DDR_BANK_INTERLEAVING;
  239. else if (hwconfig_subarg_cmp_f("fsl_ddr", "ctlr_intlv",
  240. "superbank", buf))
  241. popts->memctl_interleaving_mode =
  242. FSL_DDR_SUPERBANK_INTERLEAVING;
  243. else {
  244. popts->memctl_interleaving = 0;
  245. printf("hwconfig has unrecognized parameter for ctlr_intlv.\n");
  246. }
  247. }
  248. }
  249. #endif
  250. if ((hwconfig_sub_f("fsl_ddr", "bank_intlv", buf)) &&
  251. (CONFIG_CHIP_SELECTS_PER_CTRL > 1)) {
  252. /* test null first. if CONFIG_HWCONFIG is not defined,
  253. * hwconfig_subarg_cmp_f returns non-zero */
  254. if (hwconfig_subarg_cmp_f("fsl_ddr", "bank_intlv",
  255. "null", buf))
  256. debug("bank interleaving disabled.\n");
  257. else if (hwconfig_subarg_cmp_f("fsl_ddr", "bank_intlv",
  258. "cs0_cs1", buf))
  259. popts->ba_intlv_ctl = FSL_DDR_CS0_CS1;
  260. else if (hwconfig_subarg_cmp_f("fsl_ddr", "bank_intlv",
  261. "cs2_cs3", buf))
  262. popts->ba_intlv_ctl = FSL_DDR_CS2_CS3;
  263. else if (hwconfig_subarg_cmp_f("fsl_ddr", "bank_intlv",
  264. "cs0_cs1_and_cs2_cs3", buf))
  265. popts->ba_intlv_ctl = FSL_DDR_CS0_CS1_AND_CS2_CS3;
  266. else if (hwconfig_subarg_cmp_f("fsl_ddr", "bank_intlv",
  267. "cs0_cs1_cs2_cs3", buf))
  268. popts->ba_intlv_ctl = FSL_DDR_CS0_CS1_CS2_CS3;
  269. else
  270. printf("hwconfig has unrecognized parameter for bank_intlv.\n");
  271. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  272. case FSL_DDR_CS0_CS1_CS2_CS3:
  273. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 1)
  274. if (pdimm[0].n_ranks < 4) {
  275. popts->ba_intlv_ctl = 0;
  276. printf("Not enough bank(chip-select) for "
  277. "CS0+CS1+CS2+CS3 on controller %d, "
  278. "force non-interleaving!\n", ctrl_num);
  279. }
  280. #elif (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  281. if ((pdimm[0].n_ranks < 2) && (pdimm[1].n_ranks < 2)) {
  282. popts->ba_intlv_ctl = 0;
  283. printf("Not enough bank(chip-select) for "
  284. "CS0+CS1+CS2+CS3 on controller %d, "
  285. "force non-interleaving!\n", ctrl_num);
  286. }
  287. if (pdimm[0].capacity != pdimm[1].capacity) {
  288. popts->ba_intlv_ctl = 0;
  289. printf("Not identical DIMM size for "
  290. "CS0+CS1+CS2+CS3 on controller %d, "
  291. "force non-interleaving!\n", ctrl_num);
  292. }
  293. #endif
  294. break;
  295. case FSL_DDR_CS0_CS1:
  296. if (pdimm[0].n_ranks < 2) {
  297. popts->ba_intlv_ctl = 0;
  298. printf("Not enough bank(chip-select) for "
  299. "CS0+CS1 on controller %d, "
  300. "force non-interleaving!\n", ctrl_num);
  301. }
  302. break;
  303. case FSL_DDR_CS2_CS3:
  304. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 1)
  305. if (pdimm[0].n_ranks < 4) {
  306. popts->ba_intlv_ctl = 0;
  307. printf("Not enough bank(chip-select) for CS2+CS3 "
  308. "on controller %d, force non-interleaving!\n", ctrl_num);
  309. }
  310. #elif (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  311. if (pdimm[1].n_ranks < 2) {
  312. popts->ba_intlv_ctl = 0;
  313. printf("Not enough bank(chip-select) for CS2+CS3 "
  314. "on controller %d, force non-interleaving!\n", ctrl_num);
  315. }
  316. #endif
  317. break;
  318. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  319. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 1)
  320. if (pdimm[0].n_ranks < 4) {
  321. popts->ba_intlv_ctl = 0;
  322. printf("Not enough bank(CS) for CS0+CS1 and "
  323. "CS2+CS3 on controller %d, "
  324. "force non-interleaving!\n", ctrl_num);
  325. }
  326. #elif (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  327. if ((pdimm[0].n_ranks < 2) || (pdimm[1].n_ranks < 2)) {
  328. popts->ba_intlv_ctl = 0;
  329. printf("Not enough bank(CS) for CS0+CS1 and "
  330. "CS2+CS3 on controller %d, "
  331. "force non-interleaving!\n", ctrl_num);
  332. }
  333. #endif
  334. break;
  335. default:
  336. popts->ba_intlv_ctl = 0;
  337. break;
  338. }
  339. }
  340. if (hwconfig_sub_f("fsl_ddr", "addr_hash", buf)) {
  341. if (hwconfig_subarg_cmp_f("fsl_ddr", "addr_hash", "null", buf))
  342. popts->addr_hash = 0;
  343. else if (hwconfig_subarg_cmp_f("fsl_ddr", "addr_hash",
  344. "true", buf))
  345. popts->addr_hash = 1;
  346. }
  347. if (pdimm[0].n_ranks == 4)
  348. popts->quad_rank_present = 1;
  349. fsl_ddr_board_options(popts, pdimm, ctrl_num);
  350. return 0;
  351. }
  352. void check_interleaving_options(fsl_ddr_info_t *pinfo)
  353. {
  354. int i, j, check_n_ranks, intlv_fixed = 0;
  355. unsigned long long check_rank_density;
  356. /*
  357. * Check if all controllers are configured for memory
  358. * controller interleaving. Identical dimms are recommended. At least
  359. * the size should be checked.
  360. */
  361. j = 0;
  362. check_n_ranks = pinfo->dimm_params[0][0].n_ranks;
  363. check_rank_density = pinfo->dimm_params[0][0].rank_density;
  364. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  365. if ((pinfo->memctl_opts[i].memctl_interleaving) && \
  366. (check_rank_density == pinfo->dimm_params[i][0].rank_density) && \
  367. (check_n_ranks == pinfo->dimm_params[i][0].n_ranks)) {
  368. j++;
  369. }
  370. }
  371. if (j != CONFIG_NUM_DDR_CONTROLLERS) {
  372. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  373. if (pinfo->memctl_opts[i].memctl_interleaving) {
  374. pinfo->memctl_opts[i].memctl_interleaving = 0;
  375. intlv_fixed = 1;
  376. }
  377. if (intlv_fixed)
  378. printf("Not all DIMMs are identical in size. "
  379. "Memory controller interleaving disabled.\n");
  380. }
  381. }
  382. int fsl_use_spd(void)
  383. {
  384. int use_spd = 0;
  385. #ifdef CONFIG_DDR_SPD
  386. char buffer[HWCONFIG_BUFFER_SIZE];
  387. char *buf = NULL;
  388. /*
  389. * Extract hwconfig from environment since we have not properly setup
  390. * the environment but need it for ddr config params
  391. */
  392. if (getenv_f("hwconfig", buffer, sizeof(buffer)) > 0)
  393. buf = buffer;
  394. /* if hwconfig is not enabled, or "sdram" is not defined, use spd */
  395. if (hwconfig_sub_f("fsl_ddr", "sdram", buf)) {
  396. if (hwconfig_subarg_cmp_f("fsl_ddr", "sdram", "spd", buf))
  397. use_spd = 1;
  398. else if (hwconfig_subarg_cmp_f("fsl_ddr", "sdram",
  399. "fixed", buf))
  400. use_spd = 0;
  401. else
  402. use_spd = 1;
  403. } else
  404. use_spd = 1;
  405. #endif
  406. return use_spd;
  407. }