ahci.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706
  1. /*
  2. * Copyright (C) Freescale Semiconductor, Inc. 2006. All rights reserved.
  3. * Author: Jason Jin<Jason.jin@freescale.com>
  4. * Zhang Wei<wei.zhang@freescale.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. *
  24. * with the reference on libata and ahci drvier in kernel
  25. *
  26. */
  27. #include <common.h>
  28. #ifdef CONFIG_SCSI_AHCI
  29. #include <command.h>
  30. #include <pci.h>
  31. #include <asm/processor.h>
  32. #include <asm/errno.h>
  33. #include <asm/io.h>
  34. #include <malloc.h>
  35. #include <scsi.h>
  36. #include <ata.h>
  37. #include <linux/ctype.h>
  38. #include <ahci.h>
  39. struct ahci_probe_ent *probe_ent = NULL;
  40. hd_driveid_t *ataid[AHCI_MAX_PORTS];
  41. #define writel_with_flush(a,b) do{writel(a,b);readl(b);}while(0)
  42. static inline u32 ahci_port_base(u32 base, u32 port)
  43. {
  44. return base + 0x100 + (port * 0x80);
  45. }
  46. static void ahci_setup_port(struct ahci_ioports *port, unsigned long base,
  47. unsigned int port_idx)
  48. {
  49. base = ahci_port_base(base, port_idx);
  50. port->cmd_addr = base;
  51. port->scr_addr = base + PORT_SCR;
  52. }
  53. #define msleep(a) udelay(a * 1000)
  54. #define ssleep(a) msleep(a * 1000)
  55. static int waiting_for_cmd_completed(volatile u8 *offset, int timeout_msec, u32 sign)
  56. {
  57. int i;
  58. u32 status;
  59. for(i = 0; ((status = readl(offset)) & sign) && i < timeout_msec; i++)
  60. msleep(1);
  61. return (i < timeout_msec)? 0 : -1;
  62. }
  63. static int ahci_host_init(struct ahci_probe_ent *probe_ent)
  64. {
  65. pci_dev_t pdev = probe_ent->dev;
  66. volatile u8 *mmio = (volatile u8 *)probe_ent->mmio_base;
  67. u32 tmp, cap_save;
  68. u16 tmp16;
  69. int i, j;
  70. volatile u8* port_mmio;
  71. unsigned short vendor;
  72. cap_save = readl(mmio + HOST_CAP);
  73. cap_save &= ( (1<<28) | (1<<17) );
  74. cap_save |= (1 << 27);
  75. /* global controller reset */
  76. tmp = readl(mmio + HOST_CTL);
  77. if ((tmp & HOST_RESET) == 0)
  78. writel_with_flush(tmp | HOST_RESET, mmio + HOST_CTL);
  79. /* reset must complete within 1 second, or
  80. * the hardware should be considered fried.
  81. */
  82. ssleep(1);
  83. tmp = readl(mmio + HOST_CTL);
  84. if (tmp & HOST_RESET) {
  85. debug("controller reset failed (0x%x)\n", tmp);
  86. return -1;
  87. }
  88. writel_with_flush(HOST_AHCI_EN, mmio + HOST_CTL);
  89. writel(cap_save, mmio + HOST_CAP);
  90. writel_with_flush(0xf, mmio + HOST_PORTS_IMPL);
  91. pci_read_config_word(pdev, PCI_VENDOR_ID, &vendor);
  92. if (vendor == PCI_VENDOR_ID_INTEL) {
  93. u16 tmp16;
  94. pci_read_config_word(pdev, 0x92, &tmp16);
  95. tmp16 |= 0xf;
  96. pci_write_config_word(pdev, 0x92, tmp16);
  97. }
  98. probe_ent->cap = readl(mmio + HOST_CAP);
  99. probe_ent->port_map = readl(mmio + HOST_PORTS_IMPL);
  100. probe_ent->n_ports = (probe_ent->cap & 0x1f) + 1;
  101. debug("cap 0x%x port_map 0x%x n_ports %d\n",
  102. probe_ent->cap, probe_ent->port_map, probe_ent->n_ports);
  103. for (i = 0; i < probe_ent->n_ports; i++) {
  104. probe_ent->port[i].port_mmio = ahci_port_base((u32)mmio, i);
  105. port_mmio = (u8 *)probe_ent->port[i].port_mmio;
  106. ahci_setup_port(&probe_ent->port[i],
  107. (unsigned long) mmio, i);
  108. /* make sure port is not active */
  109. tmp = readl(port_mmio + PORT_CMD);
  110. if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
  111. PORT_CMD_FIS_RX | PORT_CMD_START)) {
  112. tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
  113. PORT_CMD_FIS_RX | PORT_CMD_START);
  114. writel_with_flush(tmp, port_mmio + PORT_CMD);
  115. /* spec says 500 msecs for each bit, so
  116. * this is slightly incorrect.
  117. */
  118. msleep(500);
  119. }
  120. writel(PORT_CMD_SPIN_UP, port_mmio + PORT_CMD);
  121. j = 0;
  122. while (j < 100) {
  123. msleep(10);
  124. tmp = readl(port_mmio + PORT_SCR_STAT);
  125. if ((tmp & 0xf) == 0x3)
  126. break;
  127. j++;
  128. }
  129. tmp = readl(port_mmio + PORT_SCR_ERR);
  130. debug("PORT_SCR_ERR 0x%x\n", tmp);
  131. writel(tmp, port_mmio + PORT_SCR_ERR);
  132. /* ack any pending irq events for this port */
  133. tmp = readl(port_mmio + PORT_IRQ_STAT);
  134. debug("PORT_IRQ_STAT 0x%x\n", tmp);
  135. if (tmp)
  136. writel(tmp, port_mmio + PORT_IRQ_STAT);
  137. writel(1 << i, mmio + HOST_IRQ_STAT);
  138. /* set irq mask (enables interrupts) */
  139. writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
  140. /*register linkup ports*/
  141. tmp = readl(port_mmio + PORT_SCR_STAT);
  142. debug("Port %d status: 0x%x\n",i,tmp);
  143. if((tmp & 0xf) == 0x03)
  144. probe_ent->link_port_map |= (0x01<< i);
  145. }
  146. tmp = readl(mmio + HOST_CTL);
  147. debug("HOST_CTL 0x%x\n", tmp);
  148. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  149. tmp = readl(mmio + HOST_CTL);
  150. debug("HOST_CTL 0x%x\n", tmp);
  151. pci_read_config_word(pdev, PCI_COMMAND, &tmp16);
  152. tmp |= PCI_COMMAND_MASTER;
  153. pci_write_config_word(pdev, PCI_COMMAND, tmp16);
  154. return 0;
  155. }
  156. static void ahci_print_info(struct ahci_probe_ent *probe_ent)
  157. {
  158. pci_dev_t pdev = probe_ent->dev;
  159. volatile u8* mmio = (volatile u8 *)probe_ent->mmio_base;
  160. u32 vers, cap, impl, speed;
  161. const char *speed_s;
  162. u16 cc;
  163. const char *scc_s;
  164. vers = readl(mmio + HOST_VERSION);
  165. cap = probe_ent->cap;
  166. impl = probe_ent->port_map;
  167. speed = (cap >> 20) & 0xf;
  168. if (speed == 1)
  169. speed_s = "1.5";
  170. else if (speed == 2)
  171. speed_s = "3";
  172. else
  173. speed_s = "?";
  174. pci_read_config_word(pdev, 0x0a, &cc);
  175. if (cc == 0x0101)
  176. scc_s = "IDE";
  177. else if (cc == 0x0106)
  178. scc_s = "SATA";
  179. else if (cc == 0x0104)
  180. scc_s = "RAID";
  181. else
  182. scc_s = "unknown";
  183. printf( "AHCI %02x%02x.%02x%02x "
  184. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  185. ,
  186. (vers >> 24) & 0xff,
  187. (vers >> 16) & 0xff,
  188. (vers >> 8) & 0xff,
  189. vers & 0xff,
  190. ((cap >> 8) & 0x1f) + 1,
  191. (cap & 0x1f) + 1,
  192. speed_s,
  193. impl,
  194. scc_s);
  195. printf("flags: "
  196. "%s%s%s%s%s%s"
  197. "%s%s%s%s%s%s%s\n"
  198. ,
  199. cap & (1 << 31) ? "64bit " : "",
  200. cap & (1 << 30) ? "ncq " : "",
  201. cap & (1 << 28) ? "ilck " : "",
  202. cap & (1 << 27) ? "stag " : "",
  203. cap & (1 << 26) ? "pm " : "",
  204. cap & (1 << 25) ? "led " : "",
  205. cap & (1 << 24) ? "clo " : "",
  206. cap & (1 << 19) ? "nz " : "",
  207. cap & (1 << 18) ? "only " : "",
  208. cap & (1 << 17) ? "pmp " : "",
  209. cap & (1 << 15) ? "pio " : "",
  210. cap & (1 << 14) ? "slum " : "",
  211. cap & (1 << 13) ? "part " : ""
  212. );
  213. }
  214. static int ahci_init_one (pci_dev_t pdev)
  215. {
  216. u32 iobase, vendor;
  217. int rc;
  218. memset((void *)ataid, 0, sizeof(hd_driveid_t *) * AHCI_MAX_PORTS);
  219. probe_ent = malloc(sizeof(probe_ent));
  220. memset(probe_ent, 0, sizeof(probe_ent));
  221. probe_ent->dev = pdev;
  222. pci_read_config_dword(pdev, AHCI_PCI_BAR, &iobase);
  223. iobase &= ~0xf;
  224. probe_ent->host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY
  225. | ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA
  226. | ATA_FLAG_NO_ATAPI;
  227. probe_ent->pio_mask = 0x1f;
  228. probe_ent->udma_mask = 0x7f; /*Fixme,assume to support UDMA6*/
  229. probe_ent->mmio_base = iobase;
  230. /* Take from kernel:
  231. * JMicron-specific fixup:
  232. * make sure we're in AHCI mode
  233. */
  234. pci_read_config_word(pdev, PCI_VENDOR_ID, &vendor);
  235. if(vendor == 0x197b)
  236. pci_write_config_byte(pdev, 0x41, 0xa1);
  237. /* initialize adapter */
  238. rc = ahci_host_init(probe_ent);
  239. if (rc)
  240. goto err_out;
  241. ahci_print_info(probe_ent);
  242. return 0;
  243. err_out:
  244. return rc;
  245. }
  246. #define MAX_DATA_BYTE_COUNT (4*1024*1024)
  247. static int ahci_fill_sg(u8 port, unsigned char *buf, int buf_len)
  248. {
  249. struct ahci_ioports *pp = &(probe_ent->port[port]);
  250. struct ahci_sg *ahci_sg = pp->cmd_tbl_sg;
  251. u32 sg_count;
  252. int i;
  253. sg_count = ((buf_len - 1) / MAX_DATA_BYTE_COUNT) + 1;
  254. if(sg_count > AHCI_MAX_SG){
  255. printf("Error:Too much sg!\n");
  256. return -1;
  257. }
  258. for(i = 0;i < sg_count; i++)
  259. {
  260. ahci_sg->addr = cpu_to_le32((u32)buf + i * MAX_DATA_BYTE_COUNT);
  261. ahci_sg->addr_hi = 0;
  262. ahci_sg->flags_size = cpu_to_le32( 0x3fffff &
  263. (buf_len < MAX_DATA_BYTE_COUNT
  264. ? (buf_len - 1)
  265. : (MAX_DATA_BYTE_COUNT - 1)));
  266. ahci_sg++;
  267. buf_len -= MAX_DATA_BYTE_COUNT;
  268. }
  269. return sg_count;
  270. }
  271. static void ahci_fill_cmd_slot(struct ahci_ioports *pp, u32 opts)
  272. {
  273. pp->cmd_slot->opts = cpu_to_le32(opts);
  274. pp->cmd_slot->status = 0;
  275. pp->cmd_slot->tbl_addr = cpu_to_le32(pp->cmd_tbl & 0xffffffff);
  276. pp->cmd_slot->tbl_addr_hi = 0;
  277. }
  278. static void ahci_set_feature(u8 port)
  279. {
  280. struct ahci_ioports *pp = &(probe_ent->port[port]);
  281. volatile u8* port_mmio = (volatile u8 *)pp->port_mmio;
  282. u32 cmd_fis_len = 5; /* five dwords */
  283. u8 fis[20];
  284. /*set feature*/
  285. memset(fis,0,20);
  286. fis[0] = 0x27;
  287. fis[1] = 1 << 7;
  288. fis[2] = ATA_CMD_SETF;
  289. fis[3] = SETFEATURES_XFER;
  290. fis[12] = __ilog2(probe_ent->udma_mask + 1) + 0x40 - 0x01;
  291. memcpy((unsigned char *)pp->cmd_tbl,fis,20);
  292. ahci_fill_cmd_slot(pp, cmd_fis_len);
  293. writel(1, port_mmio + PORT_CMD_ISSUE);
  294. readl(port_mmio + PORT_CMD_ISSUE);
  295. if(waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE, 150, 0x1)) {
  296. printf("set feature error!\n");
  297. }
  298. }
  299. static int ahci_port_start(u8 port)
  300. {
  301. struct ahci_ioports *pp = &(probe_ent->port[port]);
  302. volatile u8* port_mmio = (volatile u8 *)pp->port_mmio;
  303. u32 port_status;
  304. u32 mem;
  305. debug("Enter start port: %d\n",port);
  306. port_status = readl(port_mmio + PORT_SCR_STAT);
  307. debug("Port %d status: %x\n",port,port_status);
  308. if((port_status & 0xf) != 0x03){
  309. printf("No Link on this port!\n");
  310. return -1;
  311. }
  312. mem = (u32)malloc(AHCI_PORT_PRIV_DMA_SZ + 2048);
  313. if (!mem) {
  314. free(pp);
  315. printf("No mem for table!\n");
  316. return -ENOMEM;
  317. }
  318. mem = (mem + 0x800) & (~0x7ff); /* Aligned to 2048-bytes */
  319. memset((u8 *)mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  320. /*
  321. * First item in chunk of DMA memory: 32-slot command table,
  322. * 32 bytes each in size
  323. */
  324. pp->cmd_slot = (struct ahci_cmd_hdr *)mem;
  325. debug("cmd_slot = 0x%x\n",pp->cmd_slot);
  326. mem += (AHCI_CMD_SLOT_SZ + 224);
  327. /*
  328. * Second item: Received-FIS area
  329. */
  330. pp->rx_fis = mem;
  331. mem += AHCI_RX_FIS_SZ;
  332. /*
  333. * Third item: data area for storing a single command
  334. * and its scatter-gather table
  335. */
  336. pp->cmd_tbl = mem;
  337. debug("cmd_tbl_dma = 0x%x\n",pp->cmd_tbl);
  338. mem += AHCI_CMD_TBL_HDR;
  339. pp->cmd_tbl_sg = (struct ahci_sg *)mem;
  340. writel_with_flush((u32)pp->cmd_slot, port_mmio + PORT_LST_ADDR);
  341. writel_with_flush(pp->rx_fis, port_mmio + PORT_FIS_ADDR);
  342. writel_with_flush(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
  343. PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
  344. PORT_CMD_START, port_mmio + PORT_CMD);
  345. debug("Exit start port %d\n",port);
  346. return 0;
  347. }
  348. static int get_ahci_device_data(u8 port, u8 *fis, int fis_len, u8 *buf, int buf_len)
  349. {
  350. struct ahci_ioports *pp = &(probe_ent->port[port]);
  351. volatile u8* port_mmio = (volatile u8 *)pp->port_mmio;
  352. u32 opts;
  353. u32 port_status;
  354. int sg_count;
  355. debug("Enter get_ahci_device_data: for port %d\n",port);
  356. if(port > probe_ent->n_ports){
  357. printf("Invaild port number %d\n", port);
  358. return -1;
  359. }
  360. port_status = readl(port_mmio + PORT_SCR_STAT);
  361. if((port_status & 0xf) != 0x03){
  362. debug("No Link on port %d!\n",port);
  363. return -1;
  364. }
  365. memcpy((unsigned char *)pp->cmd_tbl, fis, fis_len);
  366. sg_count = ahci_fill_sg(port,buf,buf_len);
  367. opts = (fis_len >> 2) | (sg_count << 16) ;
  368. ahci_fill_cmd_slot(pp, opts);
  369. writel_with_flush(1, port_mmio + PORT_CMD_ISSUE);
  370. if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE, 150, 0x1)) {
  371. printf("timeout exit!\n");
  372. return -1;
  373. }
  374. debug("get_ahci_device_data: %d byte transferred.\n",
  375. pp->cmd_slot->status);
  376. return 0;
  377. }
  378. static char *ata_id_strcpy(u16 *target, u16 *src, int len)
  379. {
  380. int i;
  381. for(i = 0; i < len / 2; i++)
  382. target[i] = le16_to_cpu(src[i]);
  383. return (char *)target;
  384. }
  385. static void dump_ataid(hd_driveid_t *ataid)
  386. {
  387. debug("(49)ataid->capability = 0x%x\n", ataid->capability);
  388. debug("(53)ataid->field_valid =0x%x\n", ataid->field_valid);
  389. debug("(63)ataid->dma_mword = 0x%x\n", ataid->dma_mword);
  390. debug("(64)ataid->eide_pio_modes = 0x%x\n", ataid->eide_pio_modes);
  391. debug("(75)ataid->queue_depth = 0x%x\n", ataid->queue_depth);
  392. debug("(80)ataid->major_rev_num = 0x%x\n", ataid->major_rev_num);
  393. debug("(81)ataid->minor_rev_num = 0x%x\n", ataid->minor_rev_num);
  394. debug("(82)ataid->command_set_1 = 0x%x\n", ataid->command_set_1);
  395. debug("(83)ataid->command_set_2 = 0x%x\n", ataid->command_set_2);
  396. debug("(84)ataid->cfsse = 0x%x\n", ataid->cfsse);
  397. debug("(85)ataid->cfs_enable_1 = 0x%x\n", ataid->cfs_enable_1);
  398. debug("(86)ataid->cfs_enable_2 = 0x%x\n", ataid->cfs_enable_2);
  399. debug("(87)ataid->csf_default = 0x%x\n", ataid->csf_default);
  400. debug("(88)ataid->dma_ultra = 0x%x\n", ataid->dma_ultra);
  401. debug("(93)ataid->hw_config = 0x%x\n", ataid->hw_config);
  402. }
  403. /*
  404. * SCSI INQUIRY command operation.
  405. */
  406. static int ata_scsiop_inquiry(ccb *pccb)
  407. {
  408. u8 hdr[] = {
  409. 0,
  410. 0,
  411. 0x5, /* claim SPC-3 version compatibility */
  412. 2,
  413. 95 - 4,
  414. };
  415. u8 fis[20];
  416. u8 *tmpid;
  417. u8 port;
  418. /* Clean ccb data buffer */
  419. memset(pccb->pdata, 0, pccb->datalen);
  420. memcpy(pccb->pdata, hdr, sizeof(hdr));
  421. if(pccb->datalen <= 35)
  422. return 0;
  423. memset(fis, 0, 20);
  424. /* Construct the FIS */
  425. fis[0] = 0x27; /* Host to device FIS. */
  426. fis[1] = 1 << 7; /* Command FIS. */
  427. fis[2] = ATA_CMD_IDENT; /* Command byte. */
  428. /* Read id from sata */
  429. port = pccb->target;
  430. if(!(tmpid = malloc(sizeof(hd_driveid_t))))
  431. return -ENOMEM;
  432. if(get_ahci_device_data(port, (u8 *)&fis, 20,
  433. tmpid, sizeof(hd_driveid_t))){
  434. debug("scsi_ahci: SCSI inquiry command failure.\n");
  435. return -EIO;
  436. }
  437. if(ataid[port])
  438. free(ataid[port]);
  439. ataid[port] = (hd_driveid_t *)tmpid;
  440. memcpy(&pccb->pdata[8], "ATA ", 8);
  441. ata_id_strcpy((u16 *)&pccb->pdata[16], (u16 *)ataid[port]->model, 16);
  442. ata_id_strcpy((u16 *)&pccb->pdata[32], (u16 *)ataid[port]->fw_rev, 4);
  443. dump_ataid(ataid[port]);
  444. return 0;
  445. }
  446. /*
  447. * SCSI READ10 command operation.
  448. */
  449. static int ata_scsiop_read10(ccb *pccb)
  450. {
  451. u64 lba = 0;
  452. u32 len = 0;
  453. u8 fis[20];
  454. lba = (((u64)pccb->cmd[2]) << 24) | (((u64)pccb->cmd[3]) << 16)
  455. | (((u64)pccb->cmd[4]) << 8) | ((u64)pccb->cmd[5]);
  456. len = (((u32)pccb->cmd[7]) << 8) | ((u32)pccb->cmd[8]);
  457. /* For 10-byte and 16-byte SCSI R/W commands, transfer
  458. * length 0 means transfer 0 block of data.
  459. * However, for ATA R/W commands, sector count 0 means
  460. * 256 or 65536 sectors, not 0 sectors as in SCSI.
  461. *
  462. * WARNING: one or two older ATA drives treat 0 as 0...
  463. */
  464. if(!len) return 0;
  465. memset(fis, 0, 20);
  466. /* Construct the FIS */
  467. fis[0] = 0x27; /* Host to device FIS. */
  468. fis[1] = 1 << 7; /* Command FIS. */
  469. fis[2] = ATA_CMD_RD_DMA; /* Command byte. */
  470. /* LBA address, only support LBA28 in this driver*/
  471. fis[4] = pccb->cmd[5];
  472. fis[5] = pccb->cmd[4];
  473. fis[6] = pccb->cmd[3];
  474. fis[7] = (pccb->cmd[2] & 0x0f) | 0xe0;
  475. /* Sector Count */
  476. fis[12] = pccb->cmd[8];
  477. fis[13] = pccb->cmd[7];
  478. /* Read from ahci */
  479. if(get_ahci_device_data(pccb->target, (u8*)&fis, 20,
  480. pccb->pdata, pccb->datalen)){
  481. debug("scsi_ahci: SCSI READ10 command failure.\n");
  482. return -EIO;
  483. }
  484. return 0;
  485. }
  486. /*
  487. * SCSI READ CAPACITY10 command operation.
  488. */
  489. static int ata_scsiop_read_capacity10(ccb *pccb)
  490. {
  491. u8 buf[8];
  492. if(!ataid[pccb->target]) {
  493. printf("scsi_ahci: SCSI READ CAPACITY10 command failure. "
  494. "\tNo ATA info!\n"
  495. "\tPlease run SCSI commmand INQUIRY firstly!\n");
  496. return -EPERM;
  497. }
  498. memset(buf, 0, 8);
  499. *(u32 *)buf = le32_to_cpu(ataid[pccb->target]->lba_capacity);
  500. buf[6] = 512 >> 8;
  501. buf[7] = 512 & 0xff;
  502. memcpy(pccb->pdata, buf, 8);
  503. return 0;
  504. }
  505. /*
  506. * SCSI TEST UNIT READY command operation.
  507. */
  508. static int ata_scsiop_test_unit_ready(ccb *pccb)
  509. {
  510. return (ataid[pccb->target]) ? 0 : -EPERM;
  511. }
  512. int scsi_exec(ccb *pccb)
  513. {
  514. int ret;
  515. switch(pccb->cmd[0]) {
  516. case SCSI_READ10:
  517. ret = ata_scsiop_read10(pccb);
  518. break;
  519. case SCSI_RD_CAPAC:
  520. ret = ata_scsiop_read_capacity10(pccb);
  521. break;
  522. case SCSI_TST_U_RDY:
  523. ret = ata_scsiop_test_unit_ready(pccb);
  524. break;
  525. case SCSI_INQUIRY:
  526. ret = ata_scsiop_inquiry(pccb);
  527. break;
  528. default:
  529. printf("Unsupport SCSI command 0x%02x\n", pccb->cmd[0]);
  530. return FALSE;
  531. }
  532. if(ret) {
  533. debug("SCSI command 0x%02x ret errno %d\n", pccb->cmd[0],ret);
  534. return FALSE;
  535. }
  536. return TRUE;
  537. }
  538. void scsi_low_level_init(int busdevfunc)
  539. {
  540. int i;
  541. u32 linkmap;
  542. ahci_init_one(busdevfunc);
  543. linkmap = probe_ent->link_port_map;
  544. for(i = 0; i < CFG_SCSI_MAX_SCSI_ID; i++){
  545. if( ((linkmap >> i) & 0x01) ){
  546. if(ahci_port_start((u8)i)){
  547. printf("Can not start port %d\n",i);
  548. continue;
  549. }
  550. ahci_set_feature((u8)i);
  551. }
  552. }
  553. }
  554. void scsi_bus_reset(void)
  555. {
  556. /*Not implement*/
  557. }
  558. void scsi_print_error(ccb *pccb)
  559. {
  560. /*The ahci error info can be read in the ahci driver*/
  561. }
  562. #endif