ac14xx.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589
  1. /*
  2. * (C) Copyright 2009 Wolfgang Denk <wd@denx.de>
  3. * (C) Copyright 2010 DAVE Srl <www.dave.eu>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. /*
  19. * ifm AC14xx (MPC5121e based) board configuration file
  20. */
  21. #ifndef __CONFIG_H
  22. #define __CONFIG_H
  23. #define CONFIG_AC14XX 1
  24. /*
  25. * Memory map for the ifm AC14xx board:
  26. *
  27. * 0x0000_0000-0x0FFF_FFFF DDR RAM (256 MB)
  28. * 0x3000_0000-0x3001_FFFF On Chip SRAM (128 KB)
  29. * 0x8000_0000-0x803F_FFFF IMMR (4 MB)
  30. * 0xE000_0000-0xEFFF_FFFF several LPB attached hardware (CSx)
  31. * 0xFC00_0000-0xFFFF_FFFF NOR Boot FLASH (64 MB)
  32. */
  33. /*
  34. * High Level Configuration Options
  35. */
  36. #define CONFIG_E300 1 /* E300 Family */
  37. #define CONFIG_MPC512X 1 /* MPC512X family */
  38. #define CONFIG_SYS_TEXT_BASE 0xFFF00000
  39. #if defined(CONFIG_VIDEO)
  40. #define CONFIG_CFB_CONSOLE
  41. #define CONFIG_VGA_AS_SINGLE_DEVICE
  42. #endif
  43. #define CONFIG_SYS_MPC512X_CLKIN 25000000 /* in Hz */
  44. #define SCFR1_IPS_DIV 2
  45. #define SCFR1_LPC_DIV 2
  46. #define SCFR1_NFC_DIV 2
  47. #define SCFR1_DIU_DIV 240
  48. #define CONFIG_MISC_INIT_R
  49. #define CONFIG_SYS_IMMR 0x80000000
  50. #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_IMMR + 0x2100)
  51. /* more aggressive 'mtest' over a wider address range */
  52. #define CONFIG_SYS_ALT_MEMTEST
  53. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest region */
  54. #define CONFIG_SYS_MEMTEST_END 0x0FE00000
  55. /*
  56. * DDR Setup - manually set all parameters as there's no SPD etc.
  57. */
  58. #define CONFIG_SYS_DDR_SIZE 256 /* MB */
  59. #define CONFIG_SYS_DDR_BASE 0x00000000
  60. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  61. #define CONFIG_SYS_MAX_RAM_SIZE 0x20000000
  62. /*
  63. * DDR Controller Configuration
  64. *
  65. * SYS_CFG:
  66. * [31:31] MDDRC Soft Reset: Diabled
  67. * [30:30] DRAM CKE pin: Enabled
  68. * [29:29] DRAM CLK: Enabled
  69. * [28:28] Command Mode: Enabled (For initialization only)
  70. * [27:25] DRAM Row Select: dram_row[15:0] = magenta_address[25:10]
  71. * [24:21] DRAM Bank Select: dram_bank[1:0] = magenta_address[11:10]
  72. * [20:19] Read Test: DON'T USE
  73. * [18:18] Self Refresh: Enabled
  74. * [17:17] 16bit Mode: Disabled
  75. * [16:13] Ready Delay: 2
  76. * [12:12] Half DQS Delay: Disabled
  77. * [11:11] Quarter DQS Delay: Disabled
  78. * [10:08] Write Delay: 2
  79. * [07:07] Early ODT: Disabled
  80. * [06:06] On DIE Termination: Disabled
  81. * [05:05] FIFO Overflow Clear: DON'T USE here
  82. * [04:04] FIFO Underflow Clear: DON'T USE here
  83. * [03:03] FIFO Overflow Pending: DON'T USE here
  84. * [02:02] FIFO Underlfow Pending: DON'T USE here
  85. * [01:01] FIFO Overlfow Enabled: Enabled
  86. * [00:00] FIFO Underflow Enabled: Enabled
  87. * TIME_CFG0
  88. * [31:16] DRAM Refresh Time: 0 CSB clocks
  89. * [15:8] DRAM Command Time: 0 CSB clocks
  90. * [07:00] DRAM Precharge Time: 0 CSB clocks
  91. * TIME_CFG1
  92. * [31:26] DRAM tRFC:
  93. * [25:21] DRAM tWR1:
  94. * [20:17] DRAM tWRT1:
  95. * [16:11] DRAM tDRR:
  96. * [10:05] DRAM tRC:
  97. * [04:00] DRAM tRAS:
  98. * TIME_CFG2
  99. * [31:28] DRAM tRCD:
  100. * [27:23] DRAM tFAW:
  101. * [22:19] DRAM tRTW1:
  102. * [18:15] DRAM tCCD:
  103. * [14:10] DRAM tRTP:
  104. * [09:05] DRAM tRP:
  105. * [04:00] DRAM tRPA
  106. */
  107. /*
  108. * NOTE: although this board uses DDR1 only, the common source brings defaults
  109. * for DDR2 init sequences, that's why we have to keep those here as well
  110. */
  111. /* DDR1 -- 32bit, drive strength (pad configuration) 3 for control and data */
  112. #define CONFIG_SYS_IOCTRL_MUX_DDR ((0 << 6) | (3 << 3) | (3 << 0))
  113. #define CONFIG_SYS_MDDRC_SYS_CFG (/* 0xEAA09100 */ 0 \
  114. | (1 << 31) /* RST_B */ \
  115. | (1 << 30) /* CKE */ \
  116. | (1 << 29) /* CLK_ON */ \
  117. | (0 << 28) /* CMD_MODE */ \
  118. | (5 << 25) /* DRAM_ROW_SELECT */ \
  119. | (5 << 21) /* DRAM_BANK_SELECT */ \
  120. | (0 << 18) /* SELF_REF_EN */ \
  121. | (0 << 17) /* 16BIT_MODE */ \
  122. | (4 << 13) /* RDLY */ \
  123. | (1 << 12) /* HALF_DQS_DLY */ \
  124. | (0 << 11) /* QUART_DQS_DLY */ \
  125. | (1 << 8) /* WDLY */ \
  126. | (0 << 7) /* EARLY_ODT */ \
  127. | (0 << 6) /* ON_DIE_TERMINATE */ \
  128. | (0 << 5) /* FIFO_OV_CLEAR */ \
  129. | (0 << 4) /* FIFO_UV_CLEAR */ \
  130. | (0 << 1) /* FIFO_OV_EN */ \
  131. | (0 << 0) /* FIFO_UV_EN */ \
  132. )
  133. #define CONFIG_SYS_MDDRC_TIME_CFG0 0x04E03124
  134. #define CONFIG_SYS_MDDRC_TIME_CFG1 0x30CA1147
  135. #define CONFIG_SYS_MDDRC_TIME_CFG2 0x32B10864
  136. /* register address only, i.e. template without values */
  137. #define CONFIG_SYS_MICRON_BMODE 0x01000000
  138. #define CONFIG_SYS_MICRON_EMODE 0x01010000
  139. #define CONFIG_SYS_MICRON_EMODE2 0x01020000
  140. #define CONFIG_SYS_MICRON_EMODE3 0x01030000
  141. /*
  142. * values for mode registers (without mode register address)
  143. */
  144. /* CAS 2.5 (6), burst seq (0) and length 4 (2) */
  145. #define CONFIG_SYS_MICRON_BMODE_PARAM 0x00000062
  146. #define CONFIG_SYS_MICRON_BMODE_RSTDLL 0x00000100
  147. /* DLL enable, reduced drive strength */
  148. #define CONFIG_SYS_MICRON_EMODE_PARAM 0x00000002
  149. #define CONFIG_SYS_DDRCMD_NOP 0x01380000
  150. #define CONFIG_SYS_DDRCMD_PCHG_ALL 0x01100400
  151. #define CONFIG_SYS_MICRON_EMR ((1 << 24) | /* CMD_REQ */ \
  152. (0 << 22) | /* DRAM_CS */ \
  153. (0 << 21) | /* DRAM_RAS */ \
  154. (0 << 20) | /* DRAM_CAS */ \
  155. (0 << 19) | /* DRAM_WEB */ \
  156. (1 << 16) | /* DRAM_BS[2:0] */ \
  157. (0 << 15) | /* */ \
  158. (0 << 12) | /* A12->out */ \
  159. (0 << 11) | /* A11->RDQS */ \
  160. (0 << 10) | /* A10->DQS# */ \
  161. (0 << 7) | /* OCD program */ \
  162. (0 << 6) | /* Rtt1 */ \
  163. (0 << 3) | /* posted CAS# */ \
  164. (0 << 2) | /* Rtt0 */ \
  165. (1 << 1) | /* ODS */ \
  166. (0 << 0) /* DLL */ \
  167. )
  168. #define CONFIG_SYS_MICRON_EMR2 0x01020000
  169. #define CONFIG_SYS_MICRON_EMR3 0x01030000
  170. #define CONFIG_SYS_DDRCMD_RFSH 0x01080000
  171. #define CONFIG_SYS_MICRON_INIT_DEV_OP 0x01000432
  172. #define CONFIG_SYS_MICRON_EMR_OCD ((1 << 24) | /* CMD_REQ */ \
  173. (0 << 22) | /* DRAM_CS */ \
  174. (0 << 21) | /* DRAM_RAS */ \
  175. (0 << 20) | /* DRAM_CAS */ \
  176. (0 << 19) | /* DRAM_WEB */ \
  177. (1 << 16) | /* DRAM_BS[2:0] */ \
  178. (0 << 15) | /* */ \
  179. (0 << 12) | /* A12->out */ \
  180. (0 << 11) | /* A11->RDQS */ \
  181. (1 << 10) | /* A10->DQS# */ \
  182. (7 << 7) | /* OCD program */ \
  183. (0 << 6) | /* Rtt1 */ \
  184. (0 << 3) | /* posted CAS# */ \
  185. (1 << 2) | /* Rtt0 */ \
  186. (0 << 1) | /* ODS */ \
  187. (0 << 0) /* DLL */ \
  188. )
  189. /*
  190. * Backward compatible definitions,
  191. * so we do not have to change arch/powerpc/cpu/mpc512x/fixed_sdram.c
  192. */
  193. #define CONFIG_SYS_DDRCMD_EM2 (CONFIG_SYS_MICRON_EMR2)
  194. #define CONFIG_SYS_DDRCMD_EM3 (CONFIG_SYS_MICRON_EMR3)
  195. #define CONFIG_SYS_DDRCMD_EN_DLL (CONFIG_SYS_MICRON_EMR)
  196. #define CONFIG_SYS_DDRCMD_OCD_DEFAULT (CONFIG_SYS_MICRON_EMR_OCD)
  197. /* DDR Priority Manager Configuration */
  198. #define CONFIG_SYS_MDDRCGRP_PM_CFG1 0x00077777
  199. #define CONFIG_SYS_MDDRCGRP_PM_CFG2 0x00000000
  200. #define CONFIG_SYS_MDDRCGRP_HIPRIO_CFG 0x00000001
  201. #define CONFIG_SYS_MDDRCGRP_LUT0_MU 0xFFEEDDCC
  202. #define CONFIG_SYS_MDDRCGRP_LUT0_ML 0xBBAAAAAA
  203. #define CONFIG_SYS_MDDRCGRP_LUT1_MU 0x66666666
  204. #define CONFIG_SYS_MDDRCGRP_LUT1_ML 0x55555555
  205. #define CONFIG_SYS_MDDRCGRP_LUT2_MU 0x44444444
  206. #define CONFIG_SYS_MDDRCGRP_LUT2_ML 0x44444444
  207. #define CONFIG_SYS_MDDRCGRP_LUT3_MU 0x55555555
  208. #define CONFIG_SYS_MDDRCGRP_LUT3_ML 0x55555558
  209. #define CONFIG_SYS_MDDRCGRP_LUT4_MU 0x11111111
  210. #define CONFIG_SYS_MDDRCGRP_LUT4_ML 0x11111122
  211. #define CONFIG_SYS_MDDRCGRP_LUT0_AU 0xaaaaaaaa
  212. #define CONFIG_SYS_MDDRCGRP_LUT0_AL 0xaaaaaaaa
  213. #define CONFIG_SYS_MDDRCGRP_LUT1_AU 0x66666666
  214. #define CONFIG_SYS_MDDRCGRP_LUT1_AL 0x66666666
  215. #define CONFIG_SYS_MDDRCGRP_LUT2_AU 0x11111111
  216. #define CONFIG_SYS_MDDRCGRP_LUT2_AL 0x11111111
  217. #define CONFIG_SYS_MDDRCGRP_LUT3_AU 0x11111111
  218. #define CONFIG_SYS_MDDRCGRP_LUT3_AL 0x11111111
  219. #define CONFIG_SYS_MDDRCGRP_LUT4_AU 0x11111111
  220. #define CONFIG_SYS_MDDRCGRP_LUT4_AL 0x11111111
  221. /*
  222. * NOR FLASH on the Local Bus
  223. */
  224. #define CONFIG_SYS_FLASH_CFI /* use the CFI code */
  225. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  226. #define CONFIG_SYS_FLASH_BASE 0xFC000000 /* start of FLASH */
  227. #define CONFIG_SYS_FLASH_SIZE 0x04000000 /* max flash size */
  228. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  229. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  230. #define CONFIG_SYS_FLASH_BANKS_LIST { \
  231. CONFIG_SYS_FLASH_BASE + 0 * CONFIG_SYS_FLASH_SIZE, \
  232. }
  233. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors per device */
  234. #undef CONFIG_SYS_FLASH_CHECKSUM
  235. #define CONFIG_SYS_FLASH_PROTECTION
  236. /*
  237. * SRAM support
  238. */
  239. #define CONFIG_SYS_SRAM_BASE 0x30000000
  240. #define CONFIG_SYS_SRAM_SIZE 0x00020000 /* 128 KB */
  241. /*
  242. * CS related parameters
  243. */
  244. /* CS0 Flash */
  245. #define CONFIG_SYS_CS0_CFG 0x00031110
  246. #define CONFIG_SYS_CS0_START 0xFC000000
  247. #define CONFIG_SYS_CS0_SIZE 0x04000000
  248. /* CS1 FRAM */
  249. #define CONFIG_SYS_CS1_CFG 0x00011000
  250. #define CONFIG_SYS_CS1_START 0xE0000000
  251. #define CONFIG_SYS_CS1_SIZE 0x00010000
  252. /* CS2 AS-i 1 */
  253. #define CONFIG_SYS_CS2_CFG 0x00009100
  254. #define CONFIG_SYS_CS2_START 0xE0100000
  255. #define CONFIG_SYS_CS2_SIZE 0x00080000
  256. /* CS3 netX */
  257. #define CONFIG_SYS_CS3_CFG 0x000A1140
  258. #define CONFIG_SYS_CS3_START 0xE0300000
  259. #define CONFIG_SYS_CS3_SIZE 0x00020000
  260. /* CS5 safety */
  261. #define CONFIG_SYS_CS5_CFG 0x0011F000
  262. #define CONFIG_SYS_CS5_START 0xE0400000
  263. #define CONFIG_SYS_CS5_SIZE 0x00010000
  264. /* CS6 AS-i 2 */
  265. #define CONFIG_SYS_CS6_CFG 0x00009100
  266. #define CONFIG_SYS_CS6_START 0xE0200000
  267. #define CONFIG_SYS_CS6_SIZE 0x00080000
  268. /* Don't use alternative CS timing for any CS */
  269. #define CONFIG_SYS_CS_ALETIMING 0x00000000
  270. #define CONFIG_SYS_CS_BURST 0x00000000
  271. #define CONFIG_SYS_CS_DEADCYCLE 0x00000020
  272. #define CONFIG_SYS_CS_HOLDCYCLE 0x00000020
  273. /* Use SRAM for initial stack */
  274. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_SRAM_BASE
  275. #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_SRAM_SIZE
  276. #define CONFIG_SYS_GBL_DATA_SIZE 0x100
  277. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - \
  278. CONFIG_SYS_GBL_DATA_SIZE)
  279. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  280. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  281. #define CONFIG_SYS_MONITOR_LEN (256 * 1024)
  282. #ifdef CONFIG_FSL_DIU_FB
  283. #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024)
  284. #else
  285. #define CONFIG_SYS_MALLOC_LEN (512 * 1024)
  286. #endif
  287. /*
  288. * Serial Port
  289. */
  290. #define CONFIG_CONS_INDEX 1
  291. /*
  292. * Serial console configuration
  293. */
  294. #define CONFIG_PSC_CONSOLE 3 /* console on PSC3 */
  295. #define CONFIG_SYS_PSC3
  296. #if CONFIG_PSC_CONSOLE != 3
  297. #error CONFIG_PSC_CONSOLE must be 3
  298. #endif
  299. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  300. #define CONSOLE_FIFO_TX_SIZE FIFOC_PSC3_TX_SIZE
  301. #define CONSOLE_FIFO_TX_ADDR FIFOC_PSC3_TX_ADDR
  302. #define CONSOLE_FIFO_RX_SIZE FIFOC_PSC3_RX_SIZE
  303. #define CONSOLE_FIFO_RX_ADDR FIFOC_PSC3_RX_ADDR
  304. /*
  305. * Clocks in use
  306. */
  307. #define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \
  308. CLOCK_SCCR1_LPC_EN | \
  309. CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \
  310. CLOCK_SCCR1_PSC_EN(7) | \
  311. CLOCK_SCCR1_PSCFIFO_EN | \
  312. CLOCK_SCCR1_DDR_EN | \
  313. CLOCK_SCCR1_FEC_EN | \
  314. CLOCK_SCCR1_TPR_EN)
  315. #define SCCR2_CLOCKS_EN (CLOCK_SCCR2_MEM_EN | \
  316. CLOCK_SCCR2_SPDIF_EN | \
  317. CLOCK_SCCR2_DIU_EN | \
  318. CLOCK_SCCR2_I2C_EN)
  319. #define CONFIG_CMDLINE_EDITING 1 /* command line history */
  320. /* I2C */
  321. #define CONFIG_HARD_I2C /* I2C with hardware support */
  322. #define CONFIG_I2C_MULTI_BUS
  323. /* I2C speed and slave address */
  324. #define CONFIG_SYS_I2C_SPEED 100000
  325. #define CONFIG_SYS_I2C_SLAVE 0x7F
  326. /*
  327. * IIM - IC Identification Module
  328. */
  329. #undef CONFIG_FSL_IIM
  330. /*
  331. * EEPROM configuration for Atmel AT24C01:
  332. * 8-bit addresses, 30ms write delay, 32-Byte Page Write Mode
  333. */
  334. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  335. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
  336. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 30
  337. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5
  338. /*
  339. * Ethernet configuration
  340. */
  341. #define CONFIG_MPC512x_FEC 1
  342. #define CONFIG_NET_MULTI
  343. #define CONFIG_PHY_ADDR 0x1F
  344. #define CONFIG_MII 1 /* MII PHY management */
  345. #define CONFIG_FEC_AN_TIMEOUT 1
  346. #define CONFIG_HAS_ETH0
  347. /*
  348. * Environment
  349. */
  350. #define CONFIG_ENV_IS_IN_FLASH 1
  351. /* This has to be a multiple of the flash sector size */
  352. #define CONFIG_ENV_ADDR 0xFFF40000
  353. #define CONFIG_ENV_SIZE 0x2000
  354. #define CONFIG_ENV_SECT_SIZE 0x20000
  355. /* Address and size of Redundant Environment Sector */
  356. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + \
  357. CONFIG_ENV_SECT_SIZE)
  358. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  359. #define CONFIG_LOADS_ECHO 1
  360. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1
  361. #include <config_cmd_default.h>
  362. #define CONFIG_CMD_ASKENV
  363. #define CONFIG_CMD_DHCP
  364. #define CONFIG_CMD_EEPROM
  365. #undef CONFIG_CMD_FUSE
  366. #define CONFIG_CMD_I2C
  367. #undef CONFIG_CMD_IDE
  368. #undef CONFIG_CMD_EXT2
  369. #define CONFIG_CMD_JFFS2
  370. #define CONFIG_CMD_MII
  371. #define CONFIG_CMD_NFS
  372. #define CONFIG_CMD_PING
  373. #define CONFIG_CMD_REGINFO
  374. #if defined(CONFIG_PCI)
  375. #define CONFIG_CMD_PCI
  376. #endif
  377. #if defined(CONFIG_CMD_IDE) || defined(CONFIG_CMD_EXT2)
  378. #define CONFIG_DOS_PARTITION
  379. #define CONFIG_MAC_PARTITION
  380. #define CONFIG_ISO_PARTITION
  381. #endif /* defined(CONFIG_CMD_IDE) */
  382. /*
  383. * Miscellaneous configurable options
  384. */
  385. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  386. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  387. #define CONFIG_SYS_PROMPT "ac14xx> " /* Monitor Command Prompt */
  388. #ifdef CONFIG_CMD_KGDB
  389. # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  390. #else
  391. # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  392. #endif
  393. /* Print Buffer Size */
  394. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  395. sizeof(CONFIG_SYS_PROMPT) + 16)
  396. /* max number of command args */
  397. #define CONFIG_SYS_MAXARGS 32
  398. /* Boot Argument Buffer Size */
  399. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  400. /* decrementer freq: 1ms ticks */
  401. #define CONFIG_SYS_HZ 1000
  402. /*
  403. * For booting Linux, the board info and command line data
  404. * have to be in the first 8 MB of memory, since this is
  405. * the maximum mapped by the Linux kernel during initialization.
  406. */
  407. #define CONFIG_SYS_BOOTMAPSZ (8 << 20)
  408. /* Cache Configuration */
  409. #define CONFIG_SYS_DCACHE_SIZE 32768
  410. #define CONFIG_SYS_CACHELINE_SIZE 32
  411. #ifdef CONFIG_CMD_KGDB
  412. #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of 32 */
  413. #endif
  414. #define CONFIG_SYS_HID0_INIT 0x000000000
  415. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
  416. HID0_ICE)
  417. #define CONFIG_SYS_HID2 HID2_HBE
  418. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  419. /*
  420. * Internal Definitions
  421. *
  422. * Boot Flags
  423. */
  424. #define BOOTFLAG_COLD 0x01
  425. #define BOOTFLAG_WARM 0x02
  426. #ifdef CONFIG_CMD_KGDB
  427. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  428. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  429. #endif
  430. /*
  431. * Environment Configuration
  432. */
  433. #define CONFIG_ENV_OVERWRITE
  434. #define CONFIG_TIMESTAMP
  435. /* default load addr for tftp and bootm */
  436. #define CONFIG_LOADADDR 400000
  437. #define CONFIG_BOOTDELAY 2 /* -1 disables auto-boot */
  438. /* the builtin environment and standard greeting */
  439. #define CONFIG_PREBOOT "echo;" \
  440. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  441. "echo"
  442. #define CONFIG_EXTRA_ENV_SETTINGS_DEVEL \
  443. "muster_nr=00\0" \
  444. "fromram=run ramargs addip addtty; " \
  445. "tftp ${fdt_addr_r} ac14xx/ac14xx.dtb-${muster_nr}; " \
  446. "tftp ${kernel_addr_r} ac14xx/uImage-${muster_nr}; " \
  447. "tftp ${ramdisk_addr_r} ac14xx/uFS-${muster_nr}; " \
  448. "bootm ${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0" \
  449. "fromnfs=run nfsargs addip addtty; " \
  450. "tftp ${fdt_addr_r} ac14xx/ac14xx.dtb-${muster_nr}; " \
  451. "tftp ${kernel_addr_r} ac14xx/uImage-${muster_nr}; " \
  452. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  453. "fromflash=run nfsargs addip addtty; " \
  454. "bootm fc020000 - fc000000\0" \
  455. "mtdargsrec=setenv bootargs root=/dev/mtdblock1 ro\0" \
  456. "recovery=run mtdargsrec addip addtty; " \
  457. "bootm ffd20000 - ffee0000\0" \
  458. "production=run ramargs addip addtty; " \
  459. "bootm fc020000 fc400000 fc000000\0" \
  460. "mtdargs=setenv bootargs root=/dev/mtdblock1 ro\0" \
  461. "prodmtd=run mtdargs addip addtty; " \
  462. "bootm fc020000 - fc000000\0" \
  463. ""
  464. #define CONFIG_EXTRA_ENV_SETTINGS \
  465. "u-boot_addr_r=200000\0" \
  466. "kernel_addr_r=600000\0" \
  467. "fdt_addr_r=a00000\0" \
  468. "ramdisk_addr_r=b00000\0" \
  469. "u-boot_addr=FFF00000\0" \
  470. "kernel_addr=FC020000\0" \
  471. "fdt_addr=FC000000\0" \
  472. "ramdisk_addr=FC400000\0" \
  473. "verify=n\0" \
  474. "ramdiskfile=ac14xx/uRamdisk\0" \
  475. "u-boot=ac14xx/u-boot.bin\0" \
  476. "bootfile=ac14xx/uImage\0" \
  477. "fdtfile=ac14xx/ac14xx.dtb\0" \
  478. "rootpath=/opt/eldk/ppc_6xx\n" \
  479. "netdev=eth0\0" \
  480. "consdev=ttyPSC0\0" \
  481. "hostname=ac14xx\0" \
  482. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  483. "nfsroot=${serverip}:${rootpath}-${muster_nr}\0" \
  484. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  485. "addip=setenv bootargs ${bootargs} " \
  486. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  487. ":${hostname}:${netdev}:off panic=1\0" \
  488. "addtty=setenv bootargs ${bootargs} " \
  489. "console=${consdev},${baudrate}\0" \
  490. "flash_nfs=run nfsargs addip addtty;" \
  491. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  492. "flash_self=run ramargs addip addtty;" \
  493. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  494. "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
  495. "tftp ${fdt_addr_r} ${fdtfile};" \
  496. "run nfsargs addip addtty;" \
  497. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  498. "net_self=tftp ${kernel_addr_r} ${bootfile};" \
  499. "tftp ${ramdisk_addr_r} ${ramdiskfile};" \
  500. "tftp ${fdt_addr_r} ${fdtfile};" \
  501. "run ramargs addip addtty;" \
  502. "bootm ${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0"\
  503. "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
  504. "update=protect off ${u-boot_addr} +${filesize};" \
  505. "era ${u-boot_addr} +${filesize};" \
  506. "cp.b ${u-boot_addr_r} ${u-boot_addr} ${filesize}\0" \
  507. CONFIG_EXTRA_ENV_SETTINGS_DEVEL \
  508. "upd=run load update\0" \
  509. ""
  510. #define CONFIG_BOOTCOMMAND "run production"
  511. #define CONFIG_FIT 1
  512. #define CONFIG_OF_LIBFDT 1
  513. #define CONFIG_OF_BOARD_SETUP 1
  514. #define CONFIG_OF_SUPPORT_OLD_DEVICE_TREES 1
  515. #define OF_CPU "PowerPC,5121@0"
  516. #define OF_SOC_COMPAT "fsl,mpc5121-immr"
  517. #define OF_TBCLK (bd->bi_busfreq / 4)
  518. #define OF_STDOUT_PATH "/soc@80000000/serial@11300"
  519. #endif /* __CONFIG_H */