xpedite1k.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /*
  2. * Copyright (C) 2003 Travis B. Sawyer <travis.sawyer@sandburst.com>
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/processor.h>
  24. #include <spd_sdram.h>
  25. #include <i2c.h>
  26. DECLARE_GLOBAL_DATA_PTR;
  27. #define BOOT_SMALL_FLASH 32 /* 00100000 */
  28. #define FLASH_ONBD_N 2 /* 00000010 */
  29. #define FLASH_SRAM_SEL 1 /* 00000001 */
  30. long int fixed_sdram (void);
  31. int board_early_init_f(void)
  32. {
  33. unsigned long sdrreg;
  34. /* TBS: Setup the GPIO access for the user LEDs */
  35. mfsdr(sdr_pfc0, sdrreg);
  36. mtsdr(sdr_pfc0, (sdrreg & ~0x00000100) | 0x00000E00);
  37. out32(CFG_GPIO_BASE + 0x018, (USR_LED0 | USR_LED1 | USR_LED2 | USR_LED3));
  38. LED0_OFF();
  39. LED1_OFF();
  40. LED2_OFF();
  41. LED3_OFF();
  42. /*--------------------------------------------------------------------
  43. * Setup the external bus controller/chip selects
  44. *-------------------------------------------------------------------*/
  45. /* set the bus controller */
  46. mtebc (pb0ap, 0x04055200); /* FLASH/SRAM */
  47. mtebc (pb0cr, 0xfff18000); /* BAS=0xfff 1MB R/W 8-bit */
  48. mtebc (pb1ap, 0x04055200); /* FLASH/SRAM */
  49. mtebc (pb1cr, 0xfe098000); /* BAS=0xff8 16MB R/W 8-bit */
  50. /*--------------------------------------------------------------------
  51. * Setup the interrupt controller polarities, triggers, etc.
  52. *-------------------------------------------------------------------*/
  53. mtdcr (uic0sr, 0xffffffff); /* clear all */
  54. mtdcr (uic0er, 0x00000000); /* disable all */
  55. mtdcr (uic0cr, 0x00000003); /* SMI & UIC1 crit are critical */
  56. mtdcr (uic0pr, 0xfffffe00); /* per ref-board manual */
  57. mtdcr (uic0tr, 0x01c00000); /* per ref-board manual */
  58. mtdcr (uic0vr, 0x00000001); /* int31 highest, base=0x000 */
  59. mtdcr (uic0sr, 0xffffffff); /* clear all */
  60. mtdcr (uic1sr, 0xffffffff); /* clear all */
  61. mtdcr (uic1er, 0x00000000); /* disable all */
  62. mtdcr (uic1cr, 0x00000000); /* all non-critical */
  63. mtdcr (uic1pr, 0xffffc0ff); /* per ref-board manual */
  64. mtdcr (uic1tr, 0x00ff8000); /* per ref-board manual */
  65. mtdcr (uic1vr, 0x00000001); /* int31 highest, base=0x000 */
  66. mtdcr (uic1sr, 0xffffffff); /* clear all */
  67. mtdcr (uic2sr, 0xffffffff); /* clear all */
  68. mtdcr (uic2er, 0x00000000); /* disable all */
  69. mtdcr (uic2cr, 0x00000000); /* all non-critical */
  70. mtdcr (uic2pr, 0xffffffff); /* per ref-board manual */
  71. mtdcr (uic2tr, 0x00ff8c0f); /* per ref-board manual */
  72. mtdcr (uic2vr, 0x00000001); /* int31 highest, base=0x000 */
  73. mtdcr (uic2sr, 0xffffffff); /* clear all */
  74. mtdcr (uicb0sr, 0xfc000000); /* clear all */
  75. mtdcr (uicb0er, 0x00000000); /* disable all */
  76. mtdcr (uicb0cr, 0x00000000); /* all non-critical */
  77. mtdcr (uicb0pr, 0xfc000000); /* */
  78. mtdcr (uicb0tr, 0x00000000); /* */
  79. mtdcr (uicb0vr, 0x00000001); /* */
  80. LED0_ON();
  81. return 0;
  82. }
  83. int checkboard (void)
  84. {
  85. printf ("Board: XES XPedite1000 440GX\n");
  86. return (0);
  87. }
  88. long int initdram (int board_type)
  89. {
  90. long dram_size = 0;
  91. #if defined(CONFIG_SPD_EEPROM)
  92. dram_size = spd_sdram ();
  93. #else
  94. dram_size = fixed_sdram ();
  95. #endif
  96. return dram_size;
  97. }
  98. #if defined(CFG_DRAM_TEST)
  99. int testdram (void)
  100. {
  101. uint *pstart = (uint *) 0x00000000;
  102. uint *pend = (uint *) 0x08000000;
  103. uint *p;
  104. for (p = pstart; p < pend; p++)
  105. *p = 0xaaaaaaaa;
  106. for (p = pstart; p < pend; p++) {
  107. if (*p != 0xaaaaaaaa) {
  108. printf ("SDRAM test fails at: %08x\n", (uint) p);
  109. return 1;
  110. }
  111. }
  112. for (p = pstart; p < pend; p++)
  113. *p = 0x55555555;
  114. for (p = pstart; p < pend; p++) {
  115. if (*p != 0x55555555) {
  116. printf ("SDRAM test fails at: %08x\n", (uint) p);
  117. return 1;
  118. }
  119. }
  120. return 0;
  121. }
  122. #endif
  123. #if !defined(CONFIG_SPD_EEPROM)
  124. /*************************************************************************
  125. * fixed sdram init -- doesn't use serial presence detect.
  126. *
  127. * Assumes: 128 MB, non-ECC, non-registered
  128. * PLB @ 133 MHz
  129. *
  130. ************************************************************************/
  131. long int fixed_sdram (void)
  132. {
  133. uint reg;
  134. /*--------------------------------------------------------------------
  135. * Setup some default
  136. *------------------------------------------------------------------*/
  137. mtsdram (mem_uabba, 0x00000000); /* ubba=0 (default) */
  138. mtsdram (mem_slio, 0x00000000); /* rdre=0 wrre=0 rarw=0 */
  139. mtsdram (mem_devopt, 0x00000000); /* dll=0 ds=0 (normal) */
  140. mtsdram (mem_wddctr, 0x00000000); /* wrcp=0 dcd=0 */
  141. mtsdram (mem_clktr, 0x40000000); /* clkp=1 (90 deg wr) dcdt=0 */
  142. /*--------------------------------------------------------------------
  143. * Setup for board-specific specific mem
  144. *------------------------------------------------------------------*/
  145. /*
  146. * Following for CAS Latency = 2.5 @ 133 MHz PLB
  147. */
  148. mtsdram (mem_b0cr, 0x000a4001); /* SDBA=0x000 128MB, Mode 3, enabled */
  149. mtsdram (mem_tr0, 0x410a4012); /* WR=2 WD=1 CL=2.5 PA=3 CP=4 LD=2 */
  150. /* RA=10 RD=3 */
  151. mtsdram (mem_tr1, 0x8080082f); /* SS=T2 SL=STAGE 3 CD=1 CT=0x02f */
  152. mtsdram (mem_rtr, 0x08200000); /* Rate 15.625 ns @ 133 MHz PLB */
  153. mtsdram (mem_cfg1, 0x00000000); /* Self-refresh exit, disable PM */
  154. udelay (400); /* Delay 200 usecs (min) */
  155. /*--------------------------------------------------------------------
  156. * Enable the controller, then wait for DCEN to complete
  157. *------------------------------------------------------------------*/
  158. mtsdram (mem_cfg0, 0x86000000); /* DCEN=1, PMUD=1, 64-bit */
  159. for (;;) {
  160. mfsdram (mem_mcsts, reg);
  161. if (reg & 0x80000000)
  162. break;
  163. }
  164. return (128 * 1024 * 1024); /* 128 MB */
  165. }
  166. #endif /* !defined(CONFIG_SPD_EEPROM) */
  167. /*************************************************************************
  168. * pci_pre_init
  169. *
  170. * This routine is called just prior to registering the hose and gives
  171. * the board the opportunity to check things. Returning a value of zero
  172. * indicates that things are bad & PCI initialization should be aborted.
  173. *
  174. * Different boards may wish to customize the pci controller structure
  175. * (add regions, override default access routines, etc) or perform
  176. * certain pre-initialization actions.
  177. *
  178. ************************************************************************/
  179. #if defined(CONFIG_PCI)
  180. int pci_pre_init(struct pci_controller * hose )
  181. {
  182. unsigned long strap;
  183. /* See if we're supposed to setup the pci */
  184. mfsdr(sdr_sdstp1, strap);
  185. if ((strap & 0x00010000) == 0) {
  186. return (0);
  187. }
  188. #if defined(CFG_PCI_FORCE_PCI_CONV)
  189. /* Setup System Device Register PCIX0_XCR */
  190. mfsdr(sdr_xcr, strap);
  191. strap &= 0x0f000000;
  192. mtsdr(sdr_xcr, strap);
  193. #endif
  194. return 1;
  195. }
  196. #endif /* defined(CONFIG_PCI) */
  197. /*************************************************************************
  198. * pci_target_init
  199. *
  200. * The bootstrap configuration provides default settings for the pci
  201. * inbound map (PIM). But the bootstrap config choices are limited and
  202. * may not be sufficient for a given board.
  203. *
  204. ************************************************************************/
  205. #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
  206. void pci_target_init(struct pci_controller * hose )
  207. {
  208. /*--------------------------------------------------------------------------+
  209. * Disable everything
  210. *--------------------------------------------------------------------------*/
  211. out32r( PCIX0_PIM0SA, 0 ); /* disable */
  212. out32r( PCIX0_PIM1SA, 0 ); /* disable */
  213. out32r( PCIX0_PIM2SA, 0 ); /* disable */
  214. out32r( PCIX0_EROMBA, 0 ); /* disable expansion rom */
  215. /*--------------------------------------------------------------------------+
  216. * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440 strapping
  217. * options to not support sizes such as 128/256 MB.
  218. *--------------------------------------------------------------------------*/
  219. out32r( PCIX0_PIM0LAL, CFG_SDRAM_BASE );
  220. out32r( PCIX0_PIM0LAH, 0 );
  221. out32r( PCIX0_PIM0SA, ~(gd->ram_size - 1) | 1 );
  222. out32r( PCIX0_BAR0, 0 );
  223. /*--------------------------------------------------------------------------+
  224. * Program the board's subsystem id/vendor id
  225. *--------------------------------------------------------------------------*/
  226. out16r( PCIX0_SBSYSVID, CFG_PCI_SUBSYS_VENDORID );
  227. out16r( PCIX0_SBSYSID, CFG_PCI_SUBSYS_DEVICEID );
  228. out16r( PCIX0_CMD, in16r(PCIX0_CMD) | PCI_COMMAND_MEMORY );
  229. }
  230. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
  231. /*************************************************************************
  232. * is_pci_host
  233. *
  234. * This routine is called to determine if a pci scan should be
  235. * performed. With various hardware environments (especially cPCI and
  236. * PPMC) it's insufficient to depend on the state of the arbiter enable
  237. * bit in the strap register, or generic host/adapter assumptions.
  238. *
  239. * Rather than hard-code a bad assumption in the general 440 code, the
  240. * 440 pci code requires the board to decide at runtime.
  241. *
  242. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  243. *
  244. *
  245. ************************************************************************/
  246. #if defined(CONFIG_PCI)
  247. int is_pci_host(struct pci_controller *hose)
  248. {
  249. return ((in32(CFG_GPIO_BASE + 0x1C) & 0x00000800) == 0);
  250. }
  251. #endif /* defined(CONFIG_PCI) */
  252. #ifdef CONFIG_POST
  253. /*
  254. * Returns 1 if keys pressed to start the power-on long-running tests
  255. * Called from board_init_f().
  256. */
  257. int post_hotkeys_pressed(void)
  258. {
  259. return (ctrlc());
  260. }
  261. void post_word_store (ulong a)
  262. {
  263. volatile ulong *save_addr =
  264. (volatile ulong *)(CFG_POST_WORD_ADDR);
  265. *save_addr = a;
  266. }
  267. ulong post_word_load (void)
  268. {
  269. volatile ulong *save_addr =
  270. (volatile ulong *)(CFG_POST_WORD_ADDR);
  271. return *save_addr;
  272. }
  273. #endif
  274. /*-----------------------------------------------------------------------------
  275. * board_get_enetaddr -- Read the MAC Addresses in the I2C EEPROM
  276. *-----------------------------------------------------------------------------
  277. */
  278. static int enetaddr_num = 0;
  279. void board_get_enetaddr (uchar * enet)
  280. {
  281. int i;
  282. unsigned char buff[0x100], *cp;
  283. /* Initialize I2C */
  284. i2c_init (CFG_I2C_SPEED, CFG_I2C_SLAVE);
  285. /* Read 256 bytes in EEPROM */
  286. i2c_read (0x50, 0, 1, buff, 0x100);
  287. if (enetaddr_num == 0) {
  288. cp = &buff[0xF4];
  289. enetaddr_num = 1;
  290. }
  291. else
  292. cp = &buff[0xFA];
  293. for (i = 0; i < 6; i++,cp++)
  294. enet[i] = *cp;
  295. printf ("MAC address = %02x:%02x:%02x:%02x:%02x:%02x\n",
  296. enet[0], enet[1], enet[2], enet[3], enet[4], enet[5]);
  297. }