cpci2dp.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182
  1. /*
  2. * (C) Copyright 2005
  3. * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/processor.h>
  25. #include <command.h>
  26. #include <malloc.h>
  27. DECLARE_GLOBAL_DATA_PTR;
  28. int board_early_init_f (void)
  29. {
  30. unsigned long cntrl0Reg;
  31. /*
  32. * Setup GPIO pins
  33. */
  34. cntrl0Reg = mfdcr(cntrl0);
  35. mtdcr(cntrl0, cntrl0Reg | ((CFG_EEPROM_WP | CFG_PB_LED | CFG_SELF_RST | CFG_INTA_FAKE) << 5));
  36. /* set output pins to high */
  37. out32(GPIO0_OR, CFG_EEPROM_WP);
  38. /* setup for output (LED=off) */
  39. out32(GPIO0_TCR, CFG_EEPROM_WP | CFG_PB_LED);
  40. /*
  41. * IRQ 0-15 405GP internally generated; active high; level sensitive
  42. * IRQ 16 405GP internally generated; active low; level sensitive
  43. * IRQ 17-24 RESERVED
  44. * IRQ 25 (EXT IRQ 0) PB0; active low; level sensitive
  45. * IRQ 26 (EXT IRQ 1) PB1; active low; level sensitive
  46. * IRQ 27 (EXT IRQ 2) PCI SLOT 0; active low; level sensitive
  47. * IRQ 28 (EXT IRQ 3) PCI SLOT 1; active low; level sensitive
  48. * IRQ 29 (EXT IRQ 4) PCI SLOT 2; active low; level sensitive
  49. * IRQ 30 (EXT IRQ 5) PCI SLOT 3; active low; level sensitive
  50. * IRQ 31 (EXT IRQ 6) unused
  51. */
  52. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  53. mtdcr(uicer, 0x00000000); /* disable all ints */
  54. mtdcr(uiccr, 0x00000000); /* set all to be non-critical*/
  55. mtdcr(uicpr, 0xFFFFFF81); /* set int polarities */
  56. mtdcr(uictr, 0x10000000); /* set int trigger levels */
  57. mtdcr(uicvcr, 0x00000001); /* set vect base=0,INT0 highest priority*/
  58. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  59. return 0;
  60. }
  61. int misc_init_r (void)
  62. {
  63. unsigned long cntrl0Reg;
  64. /* adjust flash start and offset */
  65. gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
  66. gd->bd->bi_flashoffset = 0;
  67. /*
  68. * Select cts (and not dsr) on uart1
  69. */
  70. cntrl0Reg = mfdcr(cntrl0);
  71. mtdcr(cntrl0, cntrl0Reg | 0x00001000);
  72. return (0);
  73. }
  74. /*
  75. * Check Board Identity:
  76. */
  77. int checkboard (void)
  78. {
  79. char str[64];
  80. int i = getenv_r ("serial#", str, sizeof(str));
  81. puts ("Board: ");
  82. if (i == -1) {
  83. puts ("### No HW ID - assuming CPCI2DP");
  84. } else {
  85. puts(str);
  86. }
  87. printf(" (Ver 1.0)");
  88. putc ('\n');
  89. return 0;
  90. }
  91. #if defined(CFG_EEPROM_WREN)
  92. /* Input: <dev_addr> I2C address of EEPROM device to enable.
  93. * <state> -1: deliver current state
  94. * 0: disable write
  95. * 1: enable write
  96. * Returns: -1: wrong device address
  97. * 0: dis-/en- able done
  98. * 0/1: current state if <state> was -1.
  99. */
  100. int eeprom_write_enable (unsigned dev_addr, int state) {
  101. if (CFG_I2C_EEPROM_ADDR != dev_addr) {
  102. return -1;
  103. } else {
  104. switch (state) {
  105. case 1:
  106. /* Enable write access, clear bit GPIO_SINT2. */
  107. out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_EEPROM_WP);
  108. state = 0;
  109. break;
  110. case 0:
  111. /* Disable write access, set bit GPIO_SINT2. */
  112. out32(GPIO0_OR, in32(GPIO0_OR) | CFG_EEPROM_WP);
  113. state = 0;
  114. break;
  115. default:
  116. /* Read current status back. */
  117. state = (0 == (in32(GPIO0_OR) & CFG_EEPROM_WP));
  118. break;
  119. }
  120. }
  121. return state;
  122. }
  123. #endif
  124. #if defined(CFG_EEPROM_WREN)
  125. int do_eep_wren (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  126. {
  127. int query = argc == 1;
  128. int state = 0;
  129. if (query) {
  130. /* Query write access state. */
  131. state = eeprom_write_enable (CFG_I2C_EEPROM_ADDR, -1);
  132. if (state < 0) {
  133. puts ("Query of write access state failed.\n");
  134. } else {
  135. printf ("Write access for device 0x%0x is %sabled.\n",
  136. CFG_I2C_EEPROM_ADDR, state ? "en" : "dis");
  137. state = 0;
  138. }
  139. } else {
  140. if ('0' == argv[1][0]) {
  141. /* Disable write access. */
  142. state = eeprom_write_enable (CFG_I2C_EEPROM_ADDR, 0);
  143. } else {
  144. /* Enable write access. */
  145. state = eeprom_write_enable (CFG_I2C_EEPROM_ADDR, 1);
  146. }
  147. if (state < 0) {
  148. puts ("Setup of write access state failed.\n");
  149. }
  150. }
  151. return state;
  152. }
  153. U_BOOT_CMD(
  154. eepwren, 2, 0, do_eep_wren,
  155. "eepwren - Enable / disable / query EEPROM write access\n",
  156. NULL
  157. );
  158. #endif /* #if defined(CFG_EEPROM_WREN) */