ep8248.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275
  1. /*
  2. * Copyright (C) 2004 Arabella Software Ltd.
  3. * Yuli Barcohen <yuli@arabellasw.com>
  4. *
  5. * U-Boot configuration for Embedded Planet EP8248 boards.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. #define CONFIG_MPC8248
  28. #define CPU_ID_STR "MPC8248"
  29. #define CONFIG_EP8248 /* Embedded Planet EP8248 board */
  30. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  31. /* Allow serial number (serial#) and MAC address (ethaddr) to be overwritten */
  32. #define CONFIG_ENV_OVERWRITE
  33. /*
  34. * Select serial console configuration
  35. *
  36. * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  37. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  38. * for SCC).
  39. */
  40. #define CONFIG_CONS_ON_SMC /* Console is on SMC */
  41. #undef CONFIG_CONS_ON_SCC /* It's not on SCC */
  42. #undef CONFIG_CONS_NONE /* It's not on external UART */
  43. #define CONFIG_CONS_INDEX 1 /* SMC1 is used for console */
  44. #define CONFIG_SYS_BCSR 0xFA000000
  45. /* Pass open firmware flat device tree */
  46. #define CONFIG_OF_LIBFDT 1
  47. #define CONFIG_OF_BOARD_SETUP 1
  48. #define OF_TBCLK (bd->bi_busfreq / 4)
  49. #define OF_STDOUT_PATH "/soc/cpm/serial <at> 11a80"
  50. /* Select ethernet configuration */
  51. #undef CONFIG_ETHER_ON_SCC /* Ethernet is not on SCC */
  52. #define CONFIG_ETHER_ON_FCC /* Ethernet is on FCC */
  53. #undef CONFIG_ETHER_NONE /* No external Ethernet */
  54. #define CONFIG_NET_MULTI
  55. #define CONFIG_SYS_CPMFCR_RAMTYPE 0
  56. #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  57. #define CONFIG_HAS_ETH0
  58. #define CONFIG_ETHER_ON_FCC1 1
  59. /* - Rx clock is CLK10
  60. * - Tx clock is CLK11
  61. * - BDs/buffers on 60x bus
  62. * - Full duplex
  63. */
  64. #define CONFIG_SYS_CMXFCR_MASK1 (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | CMXFCR_TF1CS_MSK)
  65. #define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK10 | CMXFCR_TF1CS_CLK11)
  66. #define CONFIG_HAS_ETH1
  67. #define CONFIG_ETHER_ON_FCC2 1
  68. /* - Rx clock is CLK13
  69. * - Tx clock is CLK14
  70. * - BDs/buffers on 60x bus
  71. * - Full duplex
  72. */
  73. #define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
  74. #define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
  75. #define CONFIG_MII /* MII PHY management */
  76. #define CONFIG_BITBANGMII /* Bit-banged MDIO interface */
  77. /*
  78. * GPIO pins used for bit-banged MII communications
  79. */
  80. #define MDIO_PORT 0 /* Not used - implemented in BCSR */
  81. #define MDIO_ACTIVE (*(vu_char *)(CONFIG_SYS_BCSR + 8) &= 0xFB)
  82. #define MDIO_TRISTATE (*(vu_char *)(CONFIG_SYS_BCSR + 8) |= 0x04)
  83. #define MDIO_READ (*(vu_char *)(CONFIG_SYS_BCSR + 8) & 1)
  84. #define MDIO(bit) if(bit) *(vu_char *)(CONFIG_SYS_BCSR + 8) |= 0x01; \
  85. else *(vu_char *)(CONFIG_SYS_BCSR + 8) &= 0xFE
  86. #define MDC(bit) if(bit) *(vu_char *)(CONFIG_SYS_BCSR + 8) |= 0x02; \
  87. else *(vu_char *)(CONFIG_SYS_BCSR + 8) &= 0xFD
  88. #define MIIDELAY udelay(1)
  89. #ifndef CONFIG_8260_CLKIN
  90. #define CONFIG_8260_CLKIN 66000000 /* in Hz */
  91. #endif
  92. #define CONFIG_BAUDRATE 38400
  93. /*
  94. * BOOTP options
  95. */
  96. #define CONFIG_BOOTP_BOOTFILESIZE
  97. #define CONFIG_BOOTP_BOOTPATH
  98. #define CONFIG_BOOTP_GATEWAY
  99. #define CONFIG_BOOTP_HOSTNAME
  100. /*
  101. * Command line configuration.
  102. */
  103. #include <config_cmd_default.h>
  104. #define CONFIG_CMD_DHCP
  105. #define CONFIG_CMD_ECHO
  106. #define CONFIG_CMD_I2C
  107. #define CONFIG_CMD_IMMAP
  108. #define CONFIG_CMD_MII
  109. #define CONFIG_CMD_PING
  110. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  111. #define CONFIG_BOOTCOMMAND "bootm FF860000" /* autoboot command */
  112. #define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw mtdparts=phys:7M(root),-(root)ro"
  113. #if defined(CONFIG_CMD_KGDB)
  114. #undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
  115. #define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
  116. #undef CONFIG_KGDB_NONE /* define if kgdb on something else */
  117. #define CONFIG_KGDB_INDEX 1 /* which serial channel for kgdb */
  118. #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
  119. #endif
  120. #define CONFIG_BZIP2 /* include support for bzip2 compressed images */
  121. #undef CONFIG_WATCHDOG /* disable platform specific watchdog */
  122. /*
  123. * Miscellaneous configurable options
  124. */
  125. #define CONFIG_SYS_HUSH_PARSER
  126. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  127. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  128. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  129. #if defined(CONFIG_CMD_KGDB)
  130. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  131. #else
  132. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  133. #endif
  134. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  135. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  136. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  137. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  138. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  139. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  140. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  141. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  142. #define CONFIG_SYS_FLASH_BASE 0xFF800000
  143. #define CONFIG_SYS_FLASH_CFI
  144. #define CONFIG_FLASH_CFI_DRIVER
  145. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
  146. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
  147. #define CONFIG_SYS_DIRECT_FLASH_TFTP
  148. #if defined(CONFIG_CMD_JFFS2)
  149. #define CONFIG_SYS_JFFS2_FIRST_BANK 0
  150. #define CONFIG_SYS_JFFS2_NUM_BANKS CONFIG_SYS_MAX_FLASH_BANKS
  151. #define CONFIG_SYS_JFFS2_FIRST_SECTOR 0
  152. #define CONFIG_SYS_JFFS2_LAST_SECTOR 62
  153. #define CONFIG_SYS_JFFS2_SORT_FRAGMENTS
  154. #define CONFIG_SYS_JFFS_CUSTOM_PART
  155. #endif
  156. #if defined(CONFIG_CMD_I2C)
  157. #define CONFIG_HARD_I2C 1 /* To enable I2C support */
  158. #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed */
  159. #define CONFIG_SYS_I2C_SLAVE 0x7F /* I2C slave address */
  160. #endif
  161. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  162. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  163. #define CONFIG_SYS_RAMBOOT
  164. #endif
  165. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256KB for Monitor */
  166. #define CONFIG_ENV_IS_IN_FLASH
  167. #ifdef CONFIG_ENV_IS_IN_FLASH
  168. #define CONFIG_ENV_SECT_SIZE 0x20000
  169. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  170. #endif /* CONFIG_ENV_IS_IN_FLASH */
  171. #define CONFIG_SYS_DEFAULT_IMMR 0x00010000
  172. #define CONFIG_SYS_IMMR 0xF0000000
  173. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  174. #define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
  175. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  176. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  177. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  178. /* Hard reset configuration word */
  179. #define CONFIG_SYS_HRCW_MASTER 0x0C40025A /* Not used - provided by FPGA */
  180. /* No slaves */
  181. #define CONFIG_SYS_HRCW_SLAVE1 0
  182. #define CONFIG_SYS_HRCW_SLAVE2 0
  183. #define CONFIG_SYS_HRCW_SLAVE3 0
  184. #define CONFIG_SYS_HRCW_SLAVE4 0
  185. #define CONFIG_SYS_HRCW_SLAVE5 0
  186. #define CONFIG_SYS_HRCW_SLAVE6 0
  187. #define CONFIG_SYS_HRCW_SLAVE7 0
  188. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  189. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  190. #define CONFIG_SYS_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
  191. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  192. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPUs */
  193. #if defined(CONFIG_CMD_KGDB)
  194. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  195. #endif
  196. #define CONFIG_SYS_HID0_INIT 0
  197. #define CONFIG_SYS_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE)
  198. #define CONFIG_SYS_HID2 0
  199. #define CONFIG_SYS_SIUMCR 0x01240200
  200. #define CONFIG_SYS_SYPCR 0xFFFF0683
  201. #define CONFIG_SYS_BCR 0x00000000
  202. #define CONFIG_SYS_SCCR SCCR_DFBRG01
  203. #define CONFIG_SYS_RMR RMR_CSRE
  204. #define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  205. #define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  206. #define CONFIG_SYS_RCCR 0
  207. #define CONFIG_SYS_MPTPR 0x1300
  208. #define CONFIG_SYS_PSDMR 0x82672522
  209. #define CONFIG_SYS_PSRT 0x4B
  210. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  211. #define CONFIG_SYS_SDRAM_BR (CONFIG_SYS_SDRAM_BASE | 0x00001841)
  212. #define CONFIG_SYS_SDRAM_OR 0xFF0030C0
  213. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | 0x00001801)
  214. #define CONFIG_SYS_OR0_PRELIM 0xFF8008C2
  215. #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_BCSR | 0x00000801)
  216. #define CONFIG_SYS_OR2_PRELIM 0xFFF00864
  217. #define CONFIG_SYS_RESET_ADDRESS 0xC0000000
  218. #endif /* __CONFIG_H */