tqm5200.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692
  1. /*
  2. * (C) Copyright 2003-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004
  6. * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
  7. *
  8. * (C) Copyright 2004-2006
  9. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #include <common.h>
  30. #include <mpc5xxx.h>
  31. #include <pci.h>
  32. #include <asm/processor.h>
  33. #ifdef CONFIG_VIDEO_SM501
  34. #include <sm501.h>
  35. #endif
  36. #if defined(CONFIG_MPC5200_DDR)
  37. #include "mt46v16m16-75.h"
  38. #else
  39. #include "mt48lc16m16a2-75.h"
  40. #endif
  41. #ifdef CONFIG_PS2MULT
  42. void ps2mult_early_init(void);
  43. #endif
  44. #ifndef CFG_RAMBOOT
  45. static void sdram_start (int hi_addr)
  46. {
  47. long hi_addr_bit = hi_addr ? 0x01000000 : 0;
  48. /* unlock mode register */
  49. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000000 |
  50. hi_addr_bit;
  51. __asm__ volatile ("sync");
  52. /* precharge all banks */
  53. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 |
  54. hi_addr_bit;
  55. __asm__ volatile ("sync");
  56. #if SDRAM_DDR
  57. /* set mode register: extended mode */
  58. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
  59. __asm__ volatile ("sync");
  60. /* set mode register: reset DLL */
  61. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
  62. __asm__ volatile ("sync");
  63. #endif
  64. /* precharge all banks */
  65. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 |
  66. hi_addr_bit;
  67. __asm__ volatile ("sync");
  68. /* auto refresh */
  69. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 |
  70. hi_addr_bit;
  71. __asm__ volatile ("sync");
  72. /* set mode register */
  73. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE;
  74. __asm__ volatile ("sync");
  75. /* normal operation */
  76. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
  77. __asm__ volatile ("sync");
  78. }
  79. #endif
  80. /*
  81. * ATTENTION: Although partially referenced initdram does NOT make real use
  82. * use of CFG_SDRAM_BASE. The code does not work if CFG_SDRAM_BASE
  83. * is something else than 0x00000000.
  84. */
  85. #if defined(CONFIG_MPC5200)
  86. long int initdram (int board_type)
  87. {
  88. ulong dramsize = 0;
  89. ulong dramsize2 = 0;
  90. uint svr, pvr;
  91. #ifndef CFG_RAMBOOT
  92. ulong test1, test2;
  93. /* setup SDRAM chip selects */
  94. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001c; /* 512MB at 0x0 */
  95. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x40000000; /* disabled */
  96. __asm__ volatile ("sync");
  97. /* setup config registers */
  98. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  99. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  100. __asm__ volatile ("sync");
  101. #if SDRAM_DDR
  102. /* set tap delay */
  103. *(vu_long *)MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
  104. __asm__ volatile ("sync");
  105. #endif
  106. /* find RAM size using SDRAM CS0 only */
  107. sdram_start(0);
  108. test1 = get_ram_size((long *)CFG_SDRAM_BASE, 0x20000000);
  109. sdram_start(1);
  110. test2 = get_ram_size((long *)CFG_SDRAM_BASE, 0x20000000);
  111. if (test1 > test2) {
  112. sdram_start(0);
  113. dramsize = test1;
  114. } else {
  115. dramsize = test2;
  116. }
  117. /* memory smaller than 1MB is impossible */
  118. if (dramsize < (1 << 20)) {
  119. dramsize = 0;
  120. }
  121. /* set SDRAM CS0 size according to the amount of RAM found */
  122. if (dramsize > 0) {
  123. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x13 +
  124. __builtin_ffs(dramsize >> 20) - 1;
  125. } else {
  126. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
  127. }
  128. /* let SDRAM CS1 start right after CS0 */
  129. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001c; /* 512MB */
  130. /* find RAM size using SDRAM CS1 only */
  131. sdram_start(0);
  132. test1 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x20000000);
  133. sdram_start(1);
  134. test2 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x20000000);
  135. if (test1 > test2) {
  136. sdram_start(0);
  137. dramsize2 = test1;
  138. } else {
  139. dramsize2 = test2;
  140. }
  141. /* memory smaller than 1MB is impossible */
  142. if (dramsize2 < (1 << 20)) {
  143. dramsize2 = 0;
  144. }
  145. /* set SDRAM CS1 size according to the amount of RAM found */
  146. if (dramsize2 > 0) {
  147. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize
  148. | (0x13 + __builtin_ffs(dramsize2 >> 20) - 1);
  149. } else {
  150. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
  151. }
  152. #else /* CFG_RAMBOOT */
  153. /* retrieve size of memory connected to SDRAM CS0 */
  154. dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF;
  155. if (dramsize >= 0x13) {
  156. dramsize = (1 << (dramsize - 0x13)) << 20;
  157. } else {
  158. dramsize = 0;
  159. }
  160. /* retrieve size of memory connected to SDRAM CS1 */
  161. dramsize2 = *(vu_long *)MPC5XXX_SDRAM_CS1CFG & 0xFF;
  162. if (dramsize2 >= 0x13) {
  163. dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
  164. } else {
  165. dramsize2 = 0;
  166. }
  167. #endif /* CFG_RAMBOOT */
  168. /*
  169. * On MPC5200B we need to set the special configuration delay in the
  170. * DDR controller. Please refer to Freescale's AN3221 "MPC5200B SDRAM
  171. * Initialization and Configuration", 3.3.1 SDelay--MBAR + 0x0190:
  172. *
  173. * "The SDelay should be written to a value of 0x00000004. It is
  174. * required to account for changes caused by normal wafer processing
  175. * parameters."
  176. */
  177. svr = get_svr();
  178. pvr = get_pvr();
  179. if ((SVR_MJREV(svr) >= 2) &&
  180. (PVR_MAJ(pvr) == 1) && (PVR_MIN(pvr) == 4)) {
  181. *(vu_long *)MPC5XXX_SDRAM_SDELAY = 0x04;
  182. __asm__ volatile ("sync");
  183. }
  184. #if defined(CONFIG_TQM5200_B)
  185. return dramsize + dramsize2;
  186. #else
  187. return dramsize;
  188. #endif /* CONFIG_TQM5200_B */
  189. }
  190. #elif defined(CONFIG_MGT5100)
  191. long int initdram (int board_type)
  192. {
  193. ulong dramsize = 0;
  194. #ifndef CFG_RAMBOOT
  195. ulong test1, test2;
  196. /* setup and enable SDRAM chip selects */
  197. *(vu_long *)MPC5XXX_SDRAM_START = 0x00000000;
  198. *(vu_long *)MPC5XXX_SDRAM_STOP = 0x0000ffff;/* 2G */
  199. *(vu_long *)MPC5XXX_ADDECR |= (1 << 22); /* Enable SDRAM */
  200. __asm__ volatile ("sync");
  201. /* setup config registers */
  202. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  203. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  204. /* address select register */
  205. *(vu_long *)MPC5XXX_SDRAM_XLBSEL = SDRAM_ADDRSEL;
  206. __asm__ volatile ("sync");
  207. /* find RAM size */
  208. sdram_start(0);
  209. test1 = get_ram_size((ulong *)CFG_SDRAM_BASE, 0x80000000);
  210. sdram_start(1);
  211. test2 = get_ram_size((ulong *)CFG_SDRAM_BASE, 0x80000000);
  212. if (test1 > test2) {
  213. sdram_start(0);
  214. dramsize = test1;
  215. } else {
  216. dramsize = test2;
  217. }
  218. /* set SDRAM end address according to size */
  219. *(vu_long *)MPC5XXX_SDRAM_STOP = ((dramsize - 1) >> 15);
  220. #else /* CFG_RAMBOOT */
  221. /* Retrieve amount of SDRAM available */
  222. dramsize = ((*(vu_long *)MPC5XXX_SDRAM_STOP + 1) << 15);
  223. #endif /* CFG_RAMBOOT */
  224. return dramsize;
  225. }
  226. #else
  227. #error Neither CONFIG_MPC5200 or CONFIG_MGT5100 defined
  228. #endif
  229. int checkboard (void)
  230. {
  231. #if defined (CONFIG_AEVFIFO)
  232. puts ("Board: AEVFIFO\n");
  233. return 0;
  234. #endif
  235. #if defined (CONFIG_TQM5200)
  236. #if defined(CONFIG_TQM5200_B)
  237. puts ("Board: TQM5200 or TQM5200S (TQ-Components GmbH)\n");
  238. #else
  239. puts ("Board: TQM5200 (TQ-Components GmbH)\n");
  240. #endif /* CONFIG_TQM5200_B */
  241. #endif
  242. #if defined (CONFIG_STK52XX)
  243. puts (" on a STK52XX baseboard\n");
  244. #endif
  245. #if defined (CONFIG_TB5200)
  246. puts (" on a TB5200 baseboard\n");
  247. #endif
  248. return 0;
  249. }
  250. void flash_preinit(void)
  251. {
  252. /*
  253. * Now, when we are in RAM, enable flash write
  254. * access for detection process.
  255. * Note that CS_BOOT cannot be cleared when
  256. * executing in flash.
  257. */
  258. #if defined(CONFIG_MGT5100)
  259. *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 25); /* disable CS_BOOT */
  260. *(vu_long *)MPC5XXX_ADDECR |= (1 << 16); /* enable CS0 */
  261. #endif
  262. *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
  263. }
  264. #ifdef CONFIG_PCI
  265. static struct pci_controller hose;
  266. extern void pci_mpc5xxx_init(struct pci_controller *);
  267. void pci_init_board(void)
  268. {
  269. pci_mpc5xxx_init(&hose);
  270. }
  271. #endif
  272. #if defined (CFG_CMD_IDE) && defined (CONFIG_IDE_RESET)
  273. #if defined (CONFIG_MINIFAP)
  274. #define SM501_POWER_MODE0_GATE 0x00000040UL
  275. #define SM501_POWER_MODE1_GATE 0x00000048UL
  276. #define POWER_MODE_GATE_GPIO_PWM_I2C 0x00000040UL
  277. #define SM501_GPIO_DATA_DIR_HIGH 0x0001000CUL
  278. #define SM501_GPIO_DATA_HIGH 0x00010004UL
  279. #define SM501_GPIO_51 0x00080000UL
  280. #else
  281. #define GPIO_PSC1_4 0x01000000UL
  282. #endif
  283. void init_ide_reset (void)
  284. {
  285. debug ("init_ide_reset\n");
  286. #if defined (CONFIG_MINIFAP)
  287. /* Configure GPIO_51 of the SM501 grafic controller as ATA reset */
  288. /* enable GPIO control (in both power modes) */
  289. *(vu_long *) (SM501_MMIO_BASE+SM501_POWER_MODE0_GATE) |=
  290. POWER_MODE_GATE_GPIO_PWM_I2C;
  291. *(vu_long *) (SM501_MMIO_BASE+SM501_POWER_MODE1_GATE) |=
  292. POWER_MODE_GATE_GPIO_PWM_I2C;
  293. /* configure GPIO51 as output */
  294. *(vu_long *) (SM501_MMIO_BASE+SM501_GPIO_DATA_DIR_HIGH) |=
  295. SM501_GPIO_51;
  296. #else
  297. /* Configure PSC1_4 as GPIO output for ATA reset */
  298. *(vu_long *) MPC5XXX_WU_GPIO_ENABLE |= GPIO_PSC1_4;
  299. *(vu_long *) MPC5XXX_WU_GPIO_DIR |= GPIO_PSC1_4;
  300. #endif
  301. }
  302. void ide_set_reset (int idereset)
  303. {
  304. debug ("ide_reset(%d)\n", idereset);
  305. #if defined (CONFIG_MINIFAP)
  306. if (idereset) {
  307. *(vu_long *) (SM501_MMIO_BASE+SM501_GPIO_DATA_HIGH) &=
  308. ~SM501_GPIO_51;
  309. } else {
  310. *(vu_long *) (SM501_MMIO_BASE+SM501_GPIO_DATA_HIGH) |=
  311. SM501_GPIO_51;
  312. }
  313. #else
  314. if (idereset) {
  315. *(vu_long *) MPC5XXX_WU_GPIO_DATA &= ~GPIO_PSC1_4;
  316. } else {
  317. *(vu_long *) MPC5XXX_WU_GPIO_DATA |= GPIO_PSC1_4;
  318. }
  319. #endif
  320. }
  321. #endif /* defined (CFG_CMD_IDE) && defined (CONFIG_IDE_RESET) */
  322. #ifdef CONFIG_POST
  323. /*
  324. * Reads GPIO pin PSC6_3. A keypress is reported, if PSC6_3 is low. If PSC6_3
  325. * is left open, no keypress is detected.
  326. */
  327. int post_hotkeys_pressed(void)
  328. {
  329. struct mpc5xxx_gpio *gpio;
  330. gpio = (struct mpc5xxx_gpio*) MPC5XXX_GPIO;
  331. /*
  332. * Configure PSC6_1 and PSC6_3 as GPIO. PSC6 then couldn't be used in
  333. * CODEC or UART mode. Consumer IrDA should still be possible.
  334. */
  335. gpio->port_config &= ~(0x07000000);
  336. gpio->port_config |= 0x03000000;
  337. /* Enable GPIO for GPIO_IRDA_1 (IR_USB_CLK pin) = PSC6_3 */
  338. gpio->simple_gpioe |= 0x20000000;
  339. /* Configure GPIO_IRDA_1 as input */
  340. gpio->simple_ddr &= ~(0x20000000);
  341. return ((gpio->simple_ival & 0x20000000) ? 0 : 1);
  342. }
  343. #endif
  344. #if defined(CONFIG_POST) || defined(CONFIG_LOGBUFFER)
  345. void post_word_store (ulong a)
  346. {
  347. volatile ulong *save_addr =
  348. (volatile ulong *)(MPC5XXX_SRAM + MPC5XXX_SRAM_POST_SIZE);
  349. *save_addr = a;
  350. }
  351. ulong post_word_load (void)
  352. {
  353. volatile ulong *save_addr =
  354. (volatile ulong *)(MPC5XXX_SRAM + MPC5XXX_SRAM_POST_SIZE);
  355. return *save_addr;
  356. }
  357. #endif /* CONFIG_POST || CONFIG_LOGBUFFER*/
  358. #ifdef CONFIG_PS2MULT
  359. #ifdef CONFIG_BOARD_EARLY_INIT_R
  360. int board_early_init_r (void)
  361. {
  362. ps2mult_early_init();
  363. return (0);
  364. }
  365. #endif
  366. #endif /* CONFIG_PS2MULT */
  367. #if defined(CONFIG_CS_AUTOCONF)
  368. int last_stage_init (void)
  369. {
  370. /*
  371. * auto scan for really existing devices and re-set chip select
  372. * configuration.
  373. */
  374. u16 save, tmp;
  375. int restore;
  376. /*
  377. * Check for SRAM and SRAM size
  378. */
  379. /* save original SRAM content */
  380. save = *(volatile u16 *)CFG_CS2_START;
  381. restore = 1;
  382. /* write test pattern to SRAM */
  383. *(volatile u16 *)CFG_CS2_START = 0xA5A5;
  384. __asm__ volatile ("sync");
  385. /*
  386. * Put a different pattern on the data lines: otherwise they may float
  387. * long enough to read back what we wrote.
  388. */
  389. tmp = *(volatile u16 *)CFG_FLASH_BASE;
  390. if (tmp == 0xA5A5)
  391. puts ("!! possible error in SRAM detection\n");
  392. if (*(volatile u16 *)CFG_CS2_START != 0xA5A5) {
  393. /* no SRAM at all, disable cs */
  394. *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 18);
  395. *(vu_long *)MPC5XXX_CS2_START = 0x0000FFFF;
  396. *(vu_long *)MPC5XXX_CS2_STOP = 0x0000FFFF;
  397. restore = 0;
  398. __asm__ volatile ("sync");
  399. } else if (*(volatile u16 *)(CFG_CS2_START + (1<<19)) == 0xA5A5) {
  400. /* make sure that we access a mirrored address */
  401. *(volatile u16 *)CFG_CS2_START = 0x1111;
  402. __asm__ volatile ("sync");
  403. if (*(volatile u16 *)(CFG_CS2_START + (1<<19)) == 0x1111) {
  404. /* SRAM size = 512 kByte */
  405. *(vu_long *)MPC5XXX_CS2_STOP = STOP_REG(CFG_CS2_START,
  406. 0x80000);
  407. __asm__ volatile ("sync");
  408. puts ("SRAM: 512 kB\n");
  409. }
  410. else
  411. puts ("!! possible error in SRAM detection\n");
  412. } else {
  413. puts ("SRAM: 1 MB\n");
  414. }
  415. /* restore origianl SRAM content */
  416. if (restore) {
  417. *(volatile u16 *)CFG_CS2_START = save;
  418. __asm__ volatile ("sync");
  419. }
  420. /*
  421. * Check for Grafic Controller
  422. */
  423. /* save origianl FB content */
  424. save = *(volatile u16 *)CFG_CS1_START;
  425. restore = 1;
  426. /* write test pattern to FB memory */
  427. *(volatile u16 *)CFG_CS1_START = 0xA5A5;
  428. __asm__ volatile ("sync");
  429. /*
  430. * Put a different pattern on the data lines: otherwise they may float
  431. * long enough to read back what we wrote.
  432. */
  433. tmp = *(volatile u16 *)CFG_FLASH_BASE;
  434. if (tmp == 0xA5A5)
  435. puts ("!! possible error in grafic controller detection\n");
  436. if (*(volatile u16 *)CFG_CS1_START != 0xA5A5) {
  437. /* no grafic controller at all, disable cs */
  438. *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 17);
  439. *(vu_long *)MPC5XXX_CS1_START = 0x0000FFFF;
  440. *(vu_long *)MPC5XXX_CS1_STOP = 0x0000FFFF;
  441. restore = 0;
  442. __asm__ volatile ("sync");
  443. } else {
  444. puts ("VGA: SMI501 (Voyager) with 8 MB\n");
  445. }
  446. /* restore origianl FB content */
  447. if (restore) {
  448. *(volatile u16 *)CFG_CS1_START = save;
  449. __asm__ volatile ("sync");
  450. }
  451. return 0;
  452. }
  453. #endif /* CONFIG_CS_AUTOCONF */
  454. #ifdef CONFIG_VIDEO_SM501
  455. #define DISPLAY_WIDTH 640
  456. #define DISPLAY_HEIGHT 480
  457. #ifdef CONFIG_VIDEO_SM501_8BPP
  458. #error CONFIG_VIDEO_SM501_8BPP not supported.
  459. #endif /* CONFIG_VIDEO_SM501_8BPP */
  460. #ifdef CONFIG_VIDEO_SM501_16BPP
  461. #error CONFIG_VIDEO_SM501_16BPP not supported.
  462. #endif /* CONFIG_VIDEO_SM501_16BPP */
  463. #ifdef CONFIG_VIDEO_SM501_32BPP
  464. static const SMI_REGS init_regs [] =
  465. {
  466. #if 0 /* CRT only */
  467. {0x00004, 0x0},
  468. {0x00048, 0x00021807},
  469. {0x0004C, 0x10090a01},
  470. {0x00054, 0x1},
  471. {0x00040, 0x00021807},
  472. {0x00044, 0x10090a01},
  473. {0x00054, 0x0},
  474. {0x80200, 0x00010000},
  475. {0x80204, 0x0},
  476. {0x80208, 0x0A000A00},
  477. {0x8020C, 0x02fa027f},
  478. {0x80210, 0x004a028b},
  479. {0x80214, 0x020c01df},
  480. {0x80218, 0x000201e9},
  481. {0x80200, 0x00013306},
  482. #else /* panel + CRT */
  483. {0x00004, 0x0},
  484. {0x00048, 0x00021807},
  485. {0x0004C, 0x091a0a01},
  486. {0x00054, 0x1},
  487. {0x00040, 0x00021807},
  488. {0x00044, 0x091a0a01},
  489. {0x00054, 0x0},
  490. {0x80000, 0x0f013106},
  491. {0x80004, 0xc428bb17},
  492. {0x8000C, 0x00000000},
  493. {0x80010, 0x0a000a00},
  494. {0x80014, 0x02800000},
  495. {0x80018, 0x01e00000},
  496. {0x8001C, 0x00000000},
  497. {0x80020, 0x01e00280},
  498. {0x80024, 0x02fa027f},
  499. {0x80028, 0x004a028b},
  500. {0x8002C, 0x020c01df},
  501. {0x80030, 0x000201e9},
  502. {0x80200, 0x00010000},
  503. #endif
  504. {0, 0}
  505. };
  506. #endif /* CONFIG_VIDEO_SM501_32BPP */
  507. #ifdef CONFIG_CONSOLE_EXTRA_INFO
  508. /*
  509. * Return text to be printed besides the logo.
  510. */
  511. void video_get_info_str (int line_number, char *info)
  512. {
  513. if (line_number == 1) {
  514. strcpy (info, " Board: TQM5200 (TQ-Components GmbH)");
  515. #if defined (CONFIG_STK52XX) || defined (CONFIG_TB5200)
  516. } else if (line_number == 2) {
  517. #if defined (CONFIG_STK52XX)
  518. strcpy (info, " on a STK52XX baseboard");
  519. #endif
  520. #if defined (CONFIG_TB5200)
  521. strcpy (info, " on a TB5200 baseboard");
  522. #endif
  523. #endif
  524. }
  525. else {
  526. info [0] = '\0';
  527. }
  528. }
  529. #endif
  530. /*
  531. * Returns SM501 register base address. First thing called in the
  532. * driver. Checks if SM501 is physically present.
  533. */
  534. unsigned int board_video_init (void)
  535. {
  536. u16 save, tmp;
  537. int restore, ret;
  538. /*
  539. * Check for Grafic Controller
  540. */
  541. /* save origianl FB content */
  542. save = *(volatile u16 *)CFG_CS1_START;
  543. restore = 1;
  544. /* write test pattern to FB memory */
  545. *(volatile u16 *)CFG_CS1_START = 0xA5A5;
  546. __asm__ volatile ("sync");
  547. /*
  548. * Put a different pattern on the data lines: otherwise they may float
  549. * long enough to read back what we wrote.
  550. */
  551. tmp = *(volatile u16 *)CFG_FLASH_BASE;
  552. if (tmp == 0xA5A5)
  553. puts ("!! possible error in grafic controller detection\n");
  554. if (*(volatile u16 *)CFG_CS1_START != 0xA5A5) {
  555. /* no grafic controller found */
  556. restore = 0;
  557. ret = 0;
  558. } else {
  559. ret = SM501_MMIO_BASE;
  560. }
  561. if (restore) {
  562. *(volatile u16 *)CFG_CS1_START = save;
  563. __asm__ volatile ("sync");
  564. }
  565. return ret;
  566. }
  567. /*
  568. * Returns SM501 framebuffer address
  569. */
  570. unsigned int board_video_get_fb (void)
  571. {
  572. return SM501_FB_BASE;
  573. }
  574. /*
  575. * Called after initializing the SM501 and before clearing the screen.
  576. */
  577. void board_validate_screen (unsigned int base)
  578. {
  579. }
  580. /*
  581. * Return a pointer to the initialization sequence.
  582. */
  583. const SMI_REGS *board_get_regs (void)
  584. {
  585. return init_regs;
  586. }
  587. int board_get_width (void)
  588. {
  589. return DISPLAY_WIDTH;
  590. }
  591. int board_get_height (void)
  592. {
  593. return DISPLAY_HEIGHT;
  594. }
  595. #endif /* CONFIG_VIDEO_SM501 */