hwinit-common.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /*
  2. *
  3. * Common functions for OMAP4/5 based boards
  4. *
  5. * (C) Copyright 2010
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Author :
  9. * Aneesh V <aneesh@ti.com>
  10. * Steve Sakoman <steve@sakoman.com>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <common.h>
  31. #include <spl.h>
  32. #include <asm/arch/sys_proto.h>
  33. #include <asm/sizes.h>
  34. #include <asm/emif.h>
  35. #include <asm/omap_common.h>
  36. #include <linux/compiler.h>
  37. #include <asm/cache.h>
  38. #include <asm/system.h>
  39. #define ARMV7_DCACHE_WRITEBACK 0xe
  40. #define ARMV7_DOMAIN_CLIENT 1
  41. #define ARMV7_DOMAIN_MASK (0x3 << 0)
  42. DECLARE_GLOBAL_DATA_PTR;
  43. void do_set_mux(u32 base, struct pad_conf_entry const *array, int size)
  44. {
  45. int i;
  46. struct pad_conf_entry *pad = (struct pad_conf_entry *) array;
  47. for (i = 0; i < size; i++, pad++)
  48. writew(pad->val, base + pad->offset);
  49. }
  50. static void set_mux_conf_regs(void)
  51. {
  52. switch (omap_hw_init_context()) {
  53. case OMAP_INIT_CONTEXT_SPL:
  54. set_muxconf_regs_essential();
  55. break;
  56. case OMAP_INIT_CONTEXT_UBOOT_AFTER_SPL:
  57. #ifdef CONFIG_SYS_ENABLE_PADS_ALL
  58. set_muxconf_regs_non_essential();
  59. #endif
  60. break;
  61. case OMAP_INIT_CONTEXT_UBOOT_FROM_NOR:
  62. case OMAP_INIT_CONTEXT_UBOOT_AFTER_CH:
  63. set_muxconf_regs_essential();
  64. #ifdef CONFIG_SYS_ENABLE_PADS_ALL
  65. set_muxconf_regs_non_essential();
  66. #endif
  67. break;
  68. }
  69. }
  70. u32 cortex_rev(void)
  71. {
  72. unsigned int rev;
  73. /* Read Main ID Register (MIDR) */
  74. asm ("mrc p15, 0, %0, c0, c0, 0" : "=r" (rev));
  75. return rev;
  76. }
  77. static void omap_rev_string(void)
  78. {
  79. u32 omap_rev = omap_revision();
  80. u32 soc_variant = (omap_rev & 0xF0000000) >> 28;
  81. u32 omap_variant = (omap_rev & 0xFFFF0000) >> 16;
  82. u32 major_rev = (omap_rev & 0x00000F00) >> 8;
  83. u32 minor_rev = (omap_rev & 0x000000F0) >> 4;
  84. if (soc_variant)
  85. printf("OMAP");
  86. else
  87. printf("DRA");
  88. printf("%x ES%x.%x\n", omap_variant, major_rev,
  89. minor_rev);
  90. }
  91. #ifdef CONFIG_SPL_BUILD
  92. void spl_display_print(void)
  93. {
  94. omap_rev_string();
  95. }
  96. #endif
  97. void __weak srcomp_enable(void)
  98. {
  99. }
  100. #ifdef CONFIG_ARCH_CPU_INIT
  101. /*
  102. * SOC specific cpu init
  103. */
  104. int arch_cpu_init(void)
  105. {
  106. save_omap_boot_params();
  107. return 0;
  108. }
  109. #endif /* CONFIG_ARCH_CPU_INIT */
  110. /*
  111. * Routine: s_init
  112. * Description: Does early system init of watchdog, muxing, andclocks
  113. * Watchdog disable is done always. For the rest what gets done
  114. * depends on the boot mode in which this function is executed
  115. * 1. s_init of SPL running from SRAM
  116. * 2. s_init of U-Boot running from FLASH
  117. * 3. s_init of U-Boot loaded to SDRAM by SPL
  118. * 4. s_init of U-Boot loaded to SDRAM by ROM code using the
  119. * Configuration Header feature
  120. * Please have a look at the respective functions to see what gets
  121. * done in each of these cases
  122. * This function is called with SRAM stack.
  123. */
  124. void s_init(void)
  125. {
  126. /*
  127. * Save the boot parameters passed from romcode.
  128. * We cannot delay the saving further than this,
  129. * to prevent overwrites.
  130. */
  131. #ifdef CONFIG_SPL_BUILD
  132. save_omap_boot_params();
  133. #endif
  134. init_omap_revision();
  135. hw_data_init();
  136. #ifdef CONFIG_SPL_BUILD
  137. if (warm_reset() && (omap_revision() <= OMAP5430_ES1_0))
  138. force_emif_self_refresh();
  139. #endif
  140. watchdog_init();
  141. set_mux_conf_regs();
  142. #ifdef CONFIG_SPL_BUILD
  143. srcomp_enable();
  144. setup_clocks_for_console();
  145. gd = &gdata;
  146. preloader_console_init();
  147. do_io_settings();
  148. #endif
  149. prcm_init();
  150. #ifdef CONFIG_SPL_BUILD
  151. timer_init();
  152. /* For regular u-boot sdram_init() is called from dram_init() */
  153. sdram_init();
  154. #endif
  155. }
  156. /*
  157. * Routine: wait_for_command_complete
  158. * Description: Wait for posting to finish on watchdog
  159. */
  160. void wait_for_command_complete(struct watchdog *wd_base)
  161. {
  162. int pending = 1;
  163. do {
  164. pending = readl(&wd_base->wwps);
  165. } while (pending);
  166. }
  167. /*
  168. * Routine: watchdog_init
  169. * Description: Shut down watch dogs
  170. */
  171. void watchdog_init(void)
  172. {
  173. struct watchdog *wd2_base = (struct watchdog *)WDT2_BASE;
  174. writel(WD_UNLOCK1, &wd2_base->wspr);
  175. wait_for_command_complete(wd2_base);
  176. writel(WD_UNLOCK2, &wd2_base->wspr);
  177. }
  178. /*
  179. * This function finds the SDRAM size available in the system
  180. * based on DMM section configurations
  181. * This is needed because the size of memory installed may be
  182. * different on different versions of the board
  183. */
  184. u32 omap_sdram_size(void)
  185. {
  186. u32 section, i, valid;
  187. u64 sdram_start = 0, sdram_end = 0, addr,
  188. size, total_size = 0, trap_size = 0;
  189. for (i = 0; i < 4; i++) {
  190. section = __raw_readl(DMM_BASE + i*4);
  191. valid = (section & EMIF_SDRC_ADDRSPC_MASK) >>
  192. (EMIF_SDRC_ADDRSPC_SHIFT);
  193. addr = section & EMIF_SYS_ADDR_MASK;
  194. /* See if the address is valid */
  195. if ((addr >= DRAM_ADDR_SPACE_START) &&
  196. (addr < DRAM_ADDR_SPACE_END)) {
  197. size = ((section & EMIF_SYS_SIZE_MASK) >>
  198. EMIF_SYS_SIZE_SHIFT);
  199. size = 1 << size;
  200. size *= SZ_16M;
  201. if (valid != DMM_SDRC_ADDR_SPC_INVALID) {
  202. if (!sdram_start || (addr < sdram_start))
  203. sdram_start = addr;
  204. if (!sdram_end || ((addr + size) > sdram_end))
  205. sdram_end = addr + size;
  206. } else {
  207. trap_size = size;
  208. }
  209. }
  210. }
  211. total_size = (sdram_end - sdram_start) - (trap_size);
  212. return total_size;
  213. }
  214. /*
  215. * Routine: dram_init
  216. * Description: sets uboots idea of sdram size
  217. */
  218. int dram_init(void)
  219. {
  220. sdram_init();
  221. gd->ram_size = omap_sdram_size();
  222. return 0;
  223. }
  224. /*
  225. * Print board information
  226. */
  227. int checkboard(void)
  228. {
  229. puts(sysinfo.board_string);
  230. return 0;
  231. }
  232. /*
  233. * get_device_type(): tell if GP/HS/EMU/TST
  234. */
  235. u32 get_device_type(void)
  236. {
  237. return (readl((*ctrl)->control_status) &
  238. (DEVICE_TYPE_MASK)) >> DEVICE_TYPE_SHIFT;
  239. }
  240. /*
  241. * Print CPU information
  242. */
  243. int print_cpuinfo(void)
  244. {
  245. puts("CPU : ");
  246. omap_rev_string();
  247. return 0;
  248. }
  249. #ifndef CONFIG_SYS_DCACHE_OFF
  250. void enable_caches(void)
  251. {
  252. /* Enable D-cache. I-cache is already enabled in start.S */
  253. dcache_enable();
  254. }
  255. void dram_bank_mmu_setup(int bank)
  256. {
  257. bd_t *bd = gd->bd;
  258. int i;
  259. u32 start = bd->bi_dram[bank].start >> 20;
  260. u32 size = bd->bi_dram[bank].size >> 20;
  261. u32 end = start + size;
  262. debug("%s: bank: %d\n", __func__, bank);
  263. for (i = start; i < end; i++)
  264. set_section_dcache(i, ARMV7_DCACHE_WRITEBACK);
  265. }
  266. void arm_init_domains(void)
  267. {
  268. u32 reg;
  269. reg = get_dacr();
  270. /*
  271. * Set DOMAIN to client access so that all permissions
  272. * set in pagetables are validated by the mmu.
  273. */
  274. reg &= ~ARMV7_DOMAIN_MASK;
  275. reg |= ARMV7_DOMAIN_CLIENT;
  276. set_dacr(reg);
  277. }
  278. #endif