tegra2_spi.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. /*
  2. * Copyright (c) 2010-2011 NVIDIA Corporation
  3. * With help from the mpc8xxx SPI driver
  4. * With more help from omap3_spi SPI driver
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <malloc.h>
  26. #include <spi.h>
  27. #include <asm/io.h>
  28. #include <asm/gpio.h>
  29. #include <ns16550.h>
  30. #include <asm/arch/clk_rst.h>
  31. #include <asm/arch/clock.h>
  32. #include <asm/arch/pinmux.h>
  33. #include <asm/arch/uart-spi-switch.h>
  34. #include <asm/arch/tegra2_spi.h>
  35. struct tegra_spi_slave {
  36. struct spi_slave slave;
  37. struct spi_tegra *regs;
  38. unsigned int freq;
  39. unsigned int mode;
  40. };
  41. static inline struct tegra_spi_slave *to_tegra_spi(struct spi_slave *slave)
  42. {
  43. return container_of(slave, struct tegra_spi_slave, slave);
  44. }
  45. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  46. {
  47. /* Tegra2 SPI-Flash - only 1 device ('bus/cs') */
  48. if (bus != 0 || cs != 0)
  49. return 0;
  50. else
  51. return 1;
  52. }
  53. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  54. unsigned int max_hz, unsigned int mode)
  55. {
  56. struct tegra_spi_slave *spi;
  57. if (!spi_cs_is_valid(bus, cs)) {
  58. printf("SPI error: unsupported bus %d / chip select %d\n",
  59. bus, cs);
  60. return NULL;
  61. }
  62. if (max_hz > TEGRA2_SPI_MAX_FREQ) {
  63. printf("SPI error: unsupported frequency %d Hz. Max frequency"
  64. " is %d Hz\n", max_hz, TEGRA2_SPI_MAX_FREQ);
  65. return NULL;
  66. }
  67. spi = malloc(sizeof(struct tegra_spi_slave));
  68. if (!spi) {
  69. printf("SPI error: malloc of SPI structure failed\n");
  70. return NULL;
  71. }
  72. spi->slave.bus = bus;
  73. spi->slave.cs = cs;
  74. spi->freq = max_hz;
  75. spi->regs = (struct spi_tegra *)TEGRA2_SPI_BASE;
  76. spi->mode = mode;
  77. return &spi->slave;
  78. }
  79. void spi_free_slave(struct spi_slave *slave)
  80. {
  81. struct tegra_spi_slave *spi = to_tegra_spi(slave);
  82. free(spi);
  83. }
  84. void spi_init(void)
  85. {
  86. /* do nothing */
  87. }
  88. int spi_claim_bus(struct spi_slave *slave)
  89. {
  90. struct tegra_spi_slave *spi = to_tegra_spi(slave);
  91. struct spi_tegra *regs = spi->regs;
  92. u32 reg;
  93. /* Change SPI clock to correct frequency, PLLP_OUT0 source */
  94. clock_start_periph_pll(PERIPH_ID_SPI1, CLOCK_ID_PERIPH, spi->freq);
  95. /* Clear stale status here */
  96. reg = SPI_STAT_RDY | SPI_STAT_RXF_FLUSH | SPI_STAT_TXF_FLUSH | \
  97. SPI_STAT_RXF_UNR | SPI_STAT_TXF_OVF;
  98. writel(reg, &regs->status);
  99. debug("spi_init: STATUS = %08x\n", readl(&regs->status));
  100. /*
  101. * Use sw-controlled CS, so we can clock in data after ReadID, etc.
  102. */
  103. reg = (spi->mode & 1) << SPI_CMD_ACTIVE_SDA_SHIFT;
  104. if (spi->mode & 2)
  105. reg |= 1 << SPI_CMD_ACTIVE_SCLK_SHIFT;
  106. clrsetbits_le32(&regs->command, SPI_CMD_ACTIVE_SCLK_MASK |
  107. SPI_CMD_ACTIVE_SDA_MASK, SPI_CMD_CS_SOFT | reg);
  108. debug("spi_init: COMMAND = %08x\n", readl(&regs->command));
  109. /*
  110. * SPI pins on Tegra2 are muxed - change pinmux later due to UART
  111. * issue.
  112. */
  113. pinmux_set_func(PINGRP_GMD, PMUX_FUNC_SFLASH);
  114. pinmux_tristate_disable(PINGRP_LSPI);
  115. #ifndef CONFIG_SPI_UART_SWITCH
  116. /*
  117. * NOTE:
  118. * Only set PinMux bits 3:2 to SPI here on boards that don't have the
  119. * SPI UART switch or subsequent UART data won't go out! See
  120. * spi_uart_switch().
  121. */
  122. /* TODO: pinmux_set_func(PINGRP_GMC, PMUX_FUNC_SFLASH); */
  123. #endif
  124. return 0;
  125. }
  126. void spi_release_bus(struct spi_slave *slave)
  127. {
  128. /*
  129. * We can't release UART_DISABLE and set pinmux to UART4 here since
  130. * some code (e,g, spi_flash_probe) uses printf() while the SPI
  131. * bus is held. That is arguably bad, but it has the advantage of
  132. * already being in the source tree.
  133. */
  134. }
  135. void spi_cs_activate(struct spi_slave *slave)
  136. {
  137. struct tegra_spi_slave *spi = to_tegra_spi(slave);
  138. pinmux_select_spi();
  139. /* CS is negated on Tegra, so drive a 1 to get a 0 */
  140. setbits_le32(&spi->regs->command, SPI_CMD_CS_VAL);
  141. }
  142. void spi_cs_deactivate(struct spi_slave *slave)
  143. {
  144. struct tegra_spi_slave *spi = to_tegra_spi(slave);
  145. /* CS is negated on Tegra, so drive a 0 to get a 1 */
  146. clrbits_le32(&spi->regs->command, SPI_CMD_CS_VAL);
  147. }
  148. int spi_xfer(struct spi_slave *slave, unsigned int bitlen,
  149. const void *data_out, void *data_in, unsigned long flags)
  150. {
  151. struct tegra_spi_slave *spi = to_tegra_spi(slave);
  152. struct spi_tegra *regs = spi->regs;
  153. u32 reg, tmpdout, tmpdin = 0;
  154. const u8 *dout = data_out;
  155. u8 *din = data_in;
  156. int num_bytes;
  157. int ret;
  158. debug("spi_xfer: slave %u:%u dout %08X din %08X bitlen %u\n",
  159. slave->bus, slave->cs, *(u8 *)dout, *(u8 *)din, bitlen);
  160. if (bitlen % 8)
  161. return -1;
  162. num_bytes = bitlen / 8;
  163. ret = 0;
  164. reg = readl(&regs->status);
  165. writel(reg, &regs->status); /* Clear all SPI events via R/W */
  166. debug("spi_xfer entry: STATUS = %08x\n", reg);
  167. reg = readl(&regs->command);
  168. reg |= SPI_CMD_TXEN | SPI_CMD_RXEN;
  169. writel(reg, &regs->command);
  170. debug("spi_xfer: COMMAND = %08x\n", readl(&regs->command));
  171. if (flags & SPI_XFER_BEGIN)
  172. spi_cs_activate(slave);
  173. /* handle data in 32-bit chunks */
  174. while (num_bytes > 0) {
  175. int bytes;
  176. int is_read = 0;
  177. int tm, i;
  178. tmpdout = 0;
  179. bytes = (num_bytes > 4) ? 4 : num_bytes;
  180. if (dout != NULL) {
  181. for (i = 0; i < bytes; ++i)
  182. tmpdout = (tmpdout << 8) | dout[i];
  183. }
  184. num_bytes -= bytes;
  185. if (dout)
  186. dout += bytes;
  187. clrsetbits_le32(&regs->command, SPI_CMD_BIT_LENGTH_MASK,
  188. bytes * 8 - 1);
  189. writel(tmpdout, &regs->tx_fifo);
  190. setbits_le32(&regs->command, SPI_CMD_GO);
  191. /*
  192. * Wait for SPI transmit FIFO to empty, or to time out.
  193. * The RX FIFO status will be read and cleared last
  194. */
  195. for (tm = 0, is_read = 0; tm < SPI_TIMEOUT; ++tm) {
  196. u32 status;
  197. status = readl(&regs->status);
  198. /* We can exit when we've had both RX and TX activity */
  199. if (is_read && (status & SPI_STAT_TXF_EMPTY))
  200. break;
  201. if ((status & (SPI_STAT_BSY | SPI_STAT_RDY)) !=
  202. SPI_STAT_RDY)
  203. tm++;
  204. else if (!(status & SPI_STAT_RXF_EMPTY)) {
  205. tmpdin = readl(&regs->rx_fifo);
  206. is_read = 1;
  207. /* swap bytes read in */
  208. if (din != NULL) {
  209. for (i = bytes - 1; i >= 0; --i) {
  210. din[i] = tmpdin & 0xff;
  211. tmpdin >>= 8;
  212. }
  213. din += bytes;
  214. }
  215. }
  216. }
  217. if (tm >= SPI_TIMEOUT)
  218. ret = tm;
  219. /* clear ACK RDY, etc. bits */
  220. writel(readl(&regs->status), &regs->status);
  221. }
  222. if (flags & SPI_XFER_END)
  223. spi_cs_deactivate(slave);
  224. debug("spi_xfer: transfer ended. Value=%08x, status = %08x\n",
  225. tmpdin, readl(&regs->status));
  226. if (ret) {
  227. printf("spi_xfer: timeout during SPI transfer, tm %d\n", ret);
  228. return -1;
  229. }
  230. return 0;
  231. }