uec.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. *
  4. * Dave Liu <daveliu@freescale.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include "common.h"
  22. #include "net.h"
  23. #include "malloc.h"
  24. #include "asm/errno.h"
  25. #include "asm/io.h"
  26. #include "asm/immap_qe.h"
  27. #include "qe.h"
  28. #include "uccf.h"
  29. #include "uec.h"
  30. #include "uec_phy.h"
  31. #include "miiphy.h"
  32. #ifdef CONFIG_UEC_ETH1
  33. static uec_info_t eth1_uec_info = {
  34. .uf_info = {
  35. .ucc_num = CONFIG_SYS_UEC1_UCC_NUM,
  36. .rx_clock = CONFIG_SYS_UEC1_RX_CLK,
  37. .tx_clock = CONFIG_SYS_UEC1_TX_CLK,
  38. .eth_type = CONFIG_SYS_UEC1_ETH_TYPE,
  39. },
  40. #if (CONFIG_SYS_UEC1_ETH_TYPE == FAST_ETH)
  41. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  42. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  43. #else
  44. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  45. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  46. #endif
  47. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  48. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  49. .tx_bd_ring_len = 16,
  50. .rx_bd_ring_len = 16,
  51. .phy_address = CONFIG_SYS_UEC1_PHY_ADDR,
  52. .enet_interface = CONFIG_SYS_UEC1_INTERFACE_MODE,
  53. };
  54. #endif
  55. #ifdef CONFIG_UEC_ETH2
  56. static uec_info_t eth2_uec_info = {
  57. .uf_info = {
  58. .ucc_num = CONFIG_SYS_UEC2_UCC_NUM,
  59. .rx_clock = CONFIG_SYS_UEC2_RX_CLK,
  60. .tx_clock = CONFIG_SYS_UEC2_TX_CLK,
  61. .eth_type = CONFIG_SYS_UEC2_ETH_TYPE,
  62. },
  63. #if (CONFIG_SYS_UEC2_ETH_TYPE == FAST_ETH)
  64. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  65. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  66. #else
  67. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  68. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  69. #endif
  70. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  71. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  72. .tx_bd_ring_len = 16,
  73. .rx_bd_ring_len = 16,
  74. .phy_address = CONFIG_SYS_UEC2_PHY_ADDR,
  75. .enet_interface = CONFIG_SYS_UEC2_INTERFACE_MODE,
  76. };
  77. #endif
  78. #ifdef CONFIG_UEC_ETH3
  79. static uec_info_t eth3_uec_info = {
  80. .uf_info = {
  81. .ucc_num = CONFIG_SYS_UEC3_UCC_NUM,
  82. .rx_clock = CONFIG_SYS_UEC3_RX_CLK,
  83. .tx_clock = CONFIG_SYS_UEC3_TX_CLK,
  84. .eth_type = CONFIG_SYS_UEC3_ETH_TYPE,
  85. },
  86. #if (CONFIG_SYS_UEC3_ETH_TYPE == FAST_ETH)
  87. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  88. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  89. #else
  90. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  91. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  92. #endif
  93. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  94. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  95. .tx_bd_ring_len = 16,
  96. .rx_bd_ring_len = 16,
  97. .phy_address = CONFIG_SYS_UEC3_PHY_ADDR,
  98. .enet_interface = CONFIG_SYS_UEC3_INTERFACE_MODE,
  99. };
  100. #endif
  101. #ifdef CONFIG_UEC_ETH4
  102. static uec_info_t eth4_uec_info = {
  103. .uf_info = {
  104. .ucc_num = CONFIG_SYS_UEC4_UCC_NUM,
  105. .rx_clock = CONFIG_SYS_UEC4_RX_CLK,
  106. .tx_clock = CONFIG_SYS_UEC4_TX_CLK,
  107. .eth_type = CONFIG_SYS_UEC4_ETH_TYPE,
  108. },
  109. #if (CONFIG_SYS_UEC4_ETH_TYPE == FAST_ETH)
  110. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  111. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  112. #else
  113. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  114. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  115. #endif
  116. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  117. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  118. .tx_bd_ring_len = 16,
  119. .rx_bd_ring_len = 16,
  120. .phy_address = CONFIG_SYS_UEC4_PHY_ADDR,
  121. .enet_interface = CONFIG_SYS_UEC4_INTERFACE_MODE,
  122. };
  123. #endif
  124. #ifdef CONFIG_UEC_ETH5
  125. static uec_info_t eth5_uec_info = {
  126. .uf_info = {
  127. .ucc_num = CONFIG_SYS_UEC5_UCC_NUM,
  128. .rx_clock = CONFIG_SYS_UEC5_RX_CLK,
  129. .tx_clock = CONFIG_SYS_UEC5_TX_CLK,
  130. .eth_type = CONFIG_SYS_UEC5_ETH_TYPE,
  131. },
  132. #if (CONFIG_SYS_UEC5_ETH_TYPE == FAST_ETH)
  133. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  134. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  135. #else
  136. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  137. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  138. #endif
  139. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  140. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  141. .tx_bd_ring_len = 16,
  142. .rx_bd_ring_len = 16,
  143. .phy_address = CONFIG_SYS_UEC5_PHY_ADDR,
  144. .enet_interface = CONFIG_SYS_UEC5_INTERFACE_MODE,
  145. };
  146. #endif
  147. #ifdef CONFIG_UEC_ETH6
  148. static uec_info_t eth6_uec_info = {
  149. .uf_info = {
  150. .ucc_num = CONFIG_SYS_UEC6_UCC_NUM,
  151. .rx_clock = CONFIG_SYS_UEC6_RX_CLK,
  152. .tx_clock = CONFIG_SYS_UEC6_TX_CLK,
  153. .eth_type = CONFIG_SYS_UEC6_ETH_TYPE,
  154. },
  155. #if (CONFIG_SYS_UEC6_ETH_TYPE == FAST_ETH)
  156. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  157. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  158. #else
  159. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  160. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  161. #endif
  162. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  163. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  164. .tx_bd_ring_len = 16,
  165. .rx_bd_ring_len = 16,
  166. .phy_address = CONFIG_SYS_UEC6_PHY_ADDR,
  167. .enet_interface = CONFIG_SYS_UEC6_INTERFACE_MODE,
  168. };
  169. #endif
  170. #define MAXCONTROLLERS (6)
  171. static struct eth_device *devlist[MAXCONTROLLERS];
  172. u16 phy_read (struct uec_mii_info *mii_info, u16 regnum);
  173. void phy_write (struct uec_mii_info *mii_info, u16 regnum, u16 val);
  174. static int uec_mac_enable(uec_private_t *uec, comm_dir_e mode)
  175. {
  176. uec_t *uec_regs;
  177. u32 maccfg1;
  178. if (!uec) {
  179. printf("%s: uec not initial\n", __FUNCTION__);
  180. return -EINVAL;
  181. }
  182. uec_regs = uec->uec_regs;
  183. maccfg1 = in_be32(&uec_regs->maccfg1);
  184. if (mode & COMM_DIR_TX) {
  185. maccfg1 |= MACCFG1_ENABLE_TX;
  186. out_be32(&uec_regs->maccfg1, maccfg1);
  187. uec->mac_tx_enabled = 1;
  188. }
  189. if (mode & COMM_DIR_RX) {
  190. maccfg1 |= MACCFG1_ENABLE_RX;
  191. out_be32(&uec_regs->maccfg1, maccfg1);
  192. uec->mac_rx_enabled = 1;
  193. }
  194. return 0;
  195. }
  196. static int uec_mac_disable(uec_private_t *uec, comm_dir_e mode)
  197. {
  198. uec_t *uec_regs;
  199. u32 maccfg1;
  200. if (!uec) {
  201. printf("%s: uec not initial\n", __FUNCTION__);
  202. return -EINVAL;
  203. }
  204. uec_regs = uec->uec_regs;
  205. maccfg1 = in_be32(&uec_regs->maccfg1);
  206. if (mode & COMM_DIR_TX) {
  207. maccfg1 &= ~MACCFG1_ENABLE_TX;
  208. out_be32(&uec_regs->maccfg1, maccfg1);
  209. uec->mac_tx_enabled = 0;
  210. }
  211. if (mode & COMM_DIR_RX) {
  212. maccfg1 &= ~MACCFG1_ENABLE_RX;
  213. out_be32(&uec_regs->maccfg1, maccfg1);
  214. uec->mac_rx_enabled = 0;
  215. }
  216. return 0;
  217. }
  218. static int uec_graceful_stop_tx(uec_private_t *uec)
  219. {
  220. ucc_fast_t *uf_regs;
  221. u32 cecr_subblock;
  222. u32 ucce;
  223. if (!uec || !uec->uccf) {
  224. printf("%s: No handle passed.\n", __FUNCTION__);
  225. return -EINVAL;
  226. }
  227. uf_regs = uec->uccf->uf_regs;
  228. /* Clear the grace stop event */
  229. out_be32(&uf_regs->ucce, UCCE_GRA);
  230. /* Issue host command */
  231. cecr_subblock =
  232. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  233. qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock,
  234. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  235. /* Wait for command to complete */
  236. do {
  237. ucce = in_be32(&uf_regs->ucce);
  238. } while (! (ucce & UCCE_GRA));
  239. uec->grace_stopped_tx = 1;
  240. return 0;
  241. }
  242. static int uec_graceful_stop_rx(uec_private_t *uec)
  243. {
  244. u32 cecr_subblock;
  245. u8 ack;
  246. if (!uec) {
  247. printf("%s: No handle passed.\n", __FUNCTION__);
  248. return -EINVAL;
  249. }
  250. if (!uec->p_rx_glbl_pram) {
  251. printf("%s: No init rx global parameter\n", __FUNCTION__);
  252. return -EINVAL;
  253. }
  254. /* Clear acknowledge bit */
  255. ack = uec->p_rx_glbl_pram->rxgstpack;
  256. ack &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX;
  257. uec->p_rx_glbl_pram->rxgstpack = ack;
  258. /* Keep issuing cmd and checking ack bit until it is asserted */
  259. do {
  260. /* Issue host command */
  261. cecr_subblock =
  262. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  263. qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock,
  264. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  265. ack = uec->p_rx_glbl_pram->rxgstpack;
  266. } while (! (ack & GRACEFUL_STOP_ACKNOWLEDGE_RX ));
  267. uec->grace_stopped_rx = 1;
  268. return 0;
  269. }
  270. static int uec_restart_tx(uec_private_t *uec)
  271. {
  272. u32 cecr_subblock;
  273. if (!uec || !uec->uec_info) {
  274. printf("%s: No handle passed.\n", __FUNCTION__);
  275. return -EINVAL;
  276. }
  277. cecr_subblock =
  278. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  279. qe_issue_cmd(QE_RESTART_TX, cecr_subblock,
  280. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  281. uec->grace_stopped_tx = 0;
  282. return 0;
  283. }
  284. static int uec_restart_rx(uec_private_t *uec)
  285. {
  286. u32 cecr_subblock;
  287. if (!uec || !uec->uec_info) {
  288. printf("%s: No handle passed.\n", __FUNCTION__);
  289. return -EINVAL;
  290. }
  291. cecr_subblock =
  292. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  293. qe_issue_cmd(QE_RESTART_RX, cecr_subblock,
  294. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  295. uec->grace_stopped_rx = 0;
  296. return 0;
  297. }
  298. static int uec_open(uec_private_t *uec, comm_dir_e mode)
  299. {
  300. ucc_fast_private_t *uccf;
  301. if (!uec || !uec->uccf) {
  302. printf("%s: No handle passed.\n", __FUNCTION__);
  303. return -EINVAL;
  304. }
  305. uccf = uec->uccf;
  306. /* check if the UCC number is in range. */
  307. if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  308. printf("%s: ucc_num out of range.\n", __FUNCTION__);
  309. return -EINVAL;
  310. }
  311. /* Enable MAC */
  312. uec_mac_enable(uec, mode);
  313. /* Enable UCC fast */
  314. ucc_fast_enable(uccf, mode);
  315. /* RISC microcode start */
  316. if ((mode & COMM_DIR_TX) && uec->grace_stopped_tx) {
  317. uec_restart_tx(uec);
  318. }
  319. if ((mode & COMM_DIR_RX) && uec->grace_stopped_rx) {
  320. uec_restart_rx(uec);
  321. }
  322. return 0;
  323. }
  324. static int uec_stop(uec_private_t *uec, comm_dir_e mode)
  325. {
  326. ucc_fast_private_t *uccf;
  327. if (!uec || !uec->uccf) {
  328. printf("%s: No handle passed.\n", __FUNCTION__);
  329. return -EINVAL;
  330. }
  331. uccf = uec->uccf;
  332. /* check if the UCC number is in range. */
  333. if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  334. printf("%s: ucc_num out of range.\n", __FUNCTION__);
  335. return -EINVAL;
  336. }
  337. /* Stop any transmissions */
  338. if ((mode & COMM_DIR_TX) && !uec->grace_stopped_tx) {
  339. uec_graceful_stop_tx(uec);
  340. }
  341. /* Stop any receptions */
  342. if ((mode & COMM_DIR_RX) && !uec->grace_stopped_rx) {
  343. uec_graceful_stop_rx(uec);
  344. }
  345. /* Disable the UCC fast */
  346. ucc_fast_disable(uec->uccf, mode);
  347. /* Disable the MAC */
  348. uec_mac_disable(uec, mode);
  349. return 0;
  350. }
  351. static int uec_set_mac_duplex(uec_private_t *uec, int duplex)
  352. {
  353. uec_t *uec_regs;
  354. u32 maccfg2;
  355. if (!uec) {
  356. printf("%s: uec not initial\n", __FUNCTION__);
  357. return -EINVAL;
  358. }
  359. uec_regs = uec->uec_regs;
  360. if (duplex == DUPLEX_HALF) {
  361. maccfg2 = in_be32(&uec_regs->maccfg2);
  362. maccfg2 &= ~MACCFG2_FDX;
  363. out_be32(&uec_regs->maccfg2, maccfg2);
  364. }
  365. if (duplex == DUPLEX_FULL) {
  366. maccfg2 = in_be32(&uec_regs->maccfg2);
  367. maccfg2 |= MACCFG2_FDX;
  368. out_be32(&uec_regs->maccfg2, maccfg2);
  369. }
  370. return 0;
  371. }
  372. static int uec_set_mac_if_mode(uec_private_t *uec, enet_interface_e if_mode)
  373. {
  374. enet_interface_e enet_if_mode;
  375. uec_info_t *uec_info;
  376. uec_t *uec_regs;
  377. u32 upsmr;
  378. u32 maccfg2;
  379. if (!uec) {
  380. printf("%s: uec not initial\n", __FUNCTION__);
  381. return -EINVAL;
  382. }
  383. uec_info = uec->uec_info;
  384. uec_regs = uec->uec_regs;
  385. enet_if_mode = if_mode;
  386. maccfg2 = in_be32(&uec_regs->maccfg2);
  387. maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK;
  388. upsmr = in_be32(&uec->uccf->uf_regs->upsmr);
  389. upsmr &= ~(UPSMR_RPM | UPSMR_TBIM | UPSMR_R10M | UPSMR_RMM);
  390. switch (enet_if_mode) {
  391. case ENET_100_MII:
  392. case ENET_10_MII:
  393. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  394. break;
  395. case ENET_1000_GMII:
  396. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  397. break;
  398. case ENET_1000_TBI:
  399. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  400. upsmr |= UPSMR_TBIM;
  401. break;
  402. case ENET_1000_RTBI:
  403. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  404. upsmr |= (UPSMR_RPM | UPSMR_TBIM);
  405. break;
  406. case ENET_1000_RGMII_RXID:
  407. case ENET_1000_RGMII_ID:
  408. case ENET_1000_RGMII:
  409. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  410. upsmr |= UPSMR_RPM;
  411. break;
  412. case ENET_100_RGMII:
  413. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  414. upsmr |= UPSMR_RPM;
  415. break;
  416. case ENET_10_RGMII:
  417. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  418. upsmr |= (UPSMR_RPM | UPSMR_R10M);
  419. break;
  420. case ENET_100_RMII:
  421. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  422. upsmr |= UPSMR_RMM;
  423. break;
  424. case ENET_10_RMII:
  425. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  426. upsmr |= (UPSMR_R10M | UPSMR_RMM);
  427. break;
  428. default:
  429. return -EINVAL;
  430. break;
  431. }
  432. out_be32(&uec_regs->maccfg2, maccfg2);
  433. out_be32(&uec->uccf->uf_regs->upsmr, upsmr);
  434. return 0;
  435. }
  436. static int init_mii_management_configuration(uec_mii_t *uec_mii_regs)
  437. {
  438. uint timeout = 0x1000;
  439. u32 miimcfg = 0;
  440. miimcfg = in_be32(&uec_mii_regs->miimcfg);
  441. miimcfg |= MIIMCFG_MNGMNT_CLC_DIV_INIT_VALUE;
  442. out_be32(&uec_mii_regs->miimcfg, miimcfg);
  443. /* Wait until the bus is free */
  444. while ((in_be32(&uec_mii_regs->miimcfg) & MIIMIND_BUSY) && timeout--);
  445. if (timeout <= 0) {
  446. printf("%s: The MII Bus is stuck!", __FUNCTION__);
  447. return -ETIMEDOUT;
  448. }
  449. return 0;
  450. }
  451. static int init_phy(struct eth_device *dev)
  452. {
  453. uec_private_t *uec;
  454. uec_mii_t *umii_regs;
  455. struct uec_mii_info *mii_info;
  456. struct phy_info *curphy;
  457. int err;
  458. uec = (uec_private_t *)dev->priv;
  459. umii_regs = uec->uec_mii_regs;
  460. uec->oldlink = 0;
  461. uec->oldspeed = 0;
  462. uec->oldduplex = -1;
  463. mii_info = malloc(sizeof(*mii_info));
  464. if (!mii_info) {
  465. printf("%s: Could not allocate mii_info", dev->name);
  466. return -ENOMEM;
  467. }
  468. memset(mii_info, 0, sizeof(*mii_info));
  469. if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
  470. mii_info->speed = SPEED_1000;
  471. } else {
  472. mii_info->speed = SPEED_100;
  473. }
  474. mii_info->duplex = DUPLEX_FULL;
  475. mii_info->pause = 0;
  476. mii_info->link = 1;
  477. mii_info->advertising = (ADVERTISED_10baseT_Half |
  478. ADVERTISED_10baseT_Full |
  479. ADVERTISED_100baseT_Half |
  480. ADVERTISED_100baseT_Full |
  481. ADVERTISED_1000baseT_Full);
  482. mii_info->autoneg = 1;
  483. mii_info->mii_id = uec->uec_info->phy_address;
  484. mii_info->dev = dev;
  485. mii_info->mdio_read = &uec_read_phy_reg;
  486. mii_info->mdio_write = &uec_write_phy_reg;
  487. uec->mii_info = mii_info;
  488. qe_set_mii_clk_src(uec->uec_info->uf_info.ucc_num);
  489. if (init_mii_management_configuration(umii_regs)) {
  490. printf("%s: The MII Bus is stuck!", dev->name);
  491. err = -1;
  492. goto bus_fail;
  493. }
  494. /* get info for this PHY */
  495. curphy = uec_get_phy_info(uec->mii_info);
  496. if (!curphy) {
  497. printf("%s: No PHY found", dev->name);
  498. err = -1;
  499. goto no_phy;
  500. }
  501. mii_info->phyinfo = curphy;
  502. /* Run the commands which initialize the PHY */
  503. if (curphy->init) {
  504. err = curphy->init(uec->mii_info);
  505. if (err)
  506. goto phy_init_fail;
  507. }
  508. return 0;
  509. phy_init_fail:
  510. no_phy:
  511. bus_fail:
  512. free(mii_info);
  513. return err;
  514. }
  515. static void adjust_link(struct eth_device *dev)
  516. {
  517. uec_private_t *uec = (uec_private_t *)dev->priv;
  518. uec_t *uec_regs;
  519. struct uec_mii_info *mii_info = uec->mii_info;
  520. extern void change_phy_interface_mode(struct eth_device *dev,
  521. enet_interface_e mode);
  522. uec_regs = uec->uec_regs;
  523. if (mii_info->link) {
  524. /* Now we make sure that we can be in full duplex mode.
  525. * If not, we operate in half-duplex mode. */
  526. if (mii_info->duplex != uec->oldduplex) {
  527. if (!(mii_info->duplex)) {
  528. uec_set_mac_duplex(uec, DUPLEX_HALF);
  529. printf("%s: Half Duplex\n", dev->name);
  530. } else {
  531. uec_set_mac_duplex(uec, DUPLEX_FULL);
  532. printf("%s: Full Duplex\n", dev->name);
  533. }
  534. uec->oldduplex = mii_info->duplex;
  535. }
  536. if (mii_info->speed != uec->oldspeed) {
  537. if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
  538. switch (mii_info->speed) {
  539. case 1000:
  540. break;
  541. case 100:
  542. printf ("switching to rgmii 100\n");
  543. /* change phy to rgmii 100 */
  544. change_phy_interface_mode(dev,
  545. ENET_100_RGMII);
  546. /* change the MAC interface mode */
  547. uec_set_mac_if_mode(uec,ENET_100_RGMII);
  548. break;
  549. case 10:
  550. printf ("switching to rgmii 10\n");
  551. /* change phy to rgmii 10 */
  552. change_phy_interface_mode(dev,
  553. ENET_10_RGMII);
  554. /* change the MAC interface mode */
  555. uec_set_mac_if_mode(uec,ENET_10_RGMII);
  556. break;
  557. default:
  558. printf("%s: Ack,Speed(%d)is illegal\n",
  559. dev->name, mii_info->speed);
  560. break;
  561. }
  562. }
  563. printf("%s: Speed %dBT\n", dev->name, mii_info->speed);
  564. uec->oldspeed = mii_info->speed;
  565. }
  566. if (!uec->oldlink) {
  567. printf("%s: Link is up\n", dev->name);
  568. uec->oldlink = 1;
  569. }
  570. } else { /* if (mii_info->link) */
  571. if (uec->oldlink) {
  572. printf("%s: Link is down\n", dev->name);
  573. uec->oldlink = 0;
  574. uec->oldspeed = 0;
  575. uec->oldduplex = -1;
  576. }
  577. }
  578. }
  579. static void phy_change(struct eth_device *dev)
  580. {
  581. uec_private_t *uec = (uec_private_t *)dev->priv;
  582. /* Update the link, speed, duplex */
  583. uec->mii_info->phyinfo->read_status(uec->mii_info);
  584. /* Adjust the interface according to speed */
  585. adjust_link(dev);
  586. }
  587. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
  588. && !defined(BITBANGMII)
  589. /*
  590. * Read a MII PHY register.
  591. *
  592. * Returns:
  593. * 0 on success
  594. */
  595. static int uec_miiphy_read(char *devname, unsigned char addr,
  596. unsigned char reg, unsigned short *value)
  597. {
  598. *value = uec_read_phy_reg(devlist[0], addr, reg);
  599. return 0;
  600. }
  601. /*
  602. * Write a MII PHY register.
  603. *
  604. * Returns:
  605. * 0 on success
  606. */
  607. static int uec_miiphy_write(char *devname, unsigned char addr,
  608. unsigned char reg, unsigned short value)
  609. {
  610. uec_write_phy_reg(devlist[0], addr, reg, value);
  611. return 0;
  612. }
  613. #endif
  614. static int uec_set_mac_address(uec_private_t *uec, u8 *mac_addr)
  615. {
  616. uec_t *uec_regs;
  617. u32 mac_addr1;
  618. u32 mac_addr2;
  619. if (!uec) {
  620. printf("%s: uec not initial\n", __FUNCTION__);
  621. return -EINVAL;
  622. }
  623. uec_regs = uec->uec_regs;
  624. /* if a station address of 0x12345678ABCD, perform a write to
  625. MACSTNADDR1 of 0xCDAB7856,
  626. MACSTNADDR2 of 0x34120000 */
  627. mac_addr1 = (mac_addr[5] << 24) | (mac_addr[4] << 16) | \
  628. (mac_addr[3] << 8) | (mac_addr[2]);
  629. out_be32(&uec_regs->macstnaddr1, mac_addr1);
  630. mac_addr2 = ((mac_addr[1] << 24) | (mac_addr[0] << 16)) & 0xffff0000;
  631. out_be32(&uec_regs->macstnaddr2, mac_addr2);
  632. return 0;
  633. }
  634. static int uec_convert_threads_num(uec_num_of_threads_e threads_num,
  635. int *threads_num_ret)
  636. {
  637. int num_threads_numerica;
  638. switch (threads_num) {
  639. case UEC_NUM_OF_THREADS_1:
  640. num_threads_numerica = 1;
  641. break;
  642. case UEC_NUM_OF_THREADS_2:
  643. num_threads_numerica = 2;
  644. break;
  645. case UEC_NUM_OF_THREADS_4:
  646. num_threads_numerica = 4;
  647. break;
  648. case UEC_NUM_OF_THREADS_6:
  649. num_threads_numerica = 6;
  650. break;
  651. case UEC_NUM_OF_THREADS_8:
  652. num_threads_numerica = 8;
  653. break;
  654. default:
  655. printf("%s: Bad number of threads value.",
  656. __FUNCTION__);
  657. return -EINVAL;
  658. }
  659. *threads_num_ret = num_threads_numerica;
  660. return 0;
  661. }
  662. static void uec_init_tx_parameter(uec_private_t *uec, int num_threads_tx)
  663. {
  664. uec_info_t *uec_info;
  665. u32 end_bd;
  666. u8 bmrx = 0;
  667. int i;
  668. uec_info = uec->uec_info;
  669. /* Alloc global Tx parameter RAM page */
  670. uec->tx_glbl_pram_offset = qe_muram_alloc(
  671. sizeof(uec_tx_global_pram_t),
  672. UEC_TX_GLOBAL_PRAM_ALIGNMENT);
  673. uec->p_tx_glbl_pram = (uec_tx_global_pram_t *)
  674. qe_muram_addr(uec->tx_glbl_pram_offset);
  675. /* Zero the global Tx prameter RAM */
  676. memset(uec->p_tx_glbl_pram, 0, sizeof(uec_tx_global_pram_t));
  677. /* Init global Tx parameter RAM */
  678. /* TEMODER, RMON statistics disable, one Tx queue */
  679. out_be16(&uec->p_tx_glbl_pram->temoder, TEMODER_INIT_VALUE);
  680. /* SQPTR */
  681. uec->send_q_mem_reg_offset = qe_muram_alloc(
  682. sizeof(uec_send_queue_qd_t),
  683. UEC_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT);
  684. uec->p_send_q_mem_reg = (uec_send_queue_mem_region_t *)
  685. qe_muram_addr(uec->send_q_mem_reg_offset);
  686. out_be32(&uec->p_tx_glbl_pram->sqptr, uec->send_q_mem_reg_offset);
  687. /* Setup the table with TxBDs ring */
  688. end_bd = (u32)uec->p_tx_bd_ring + (uec_info->tx_bd_ring_len - 1)
  689. * SIZEOFBD;
  690. out_be32(&uec->p_send_q_mem_reg->sqqd[0].bd_ring_base,
  691. (u32)(uec->p_tx_bd_ring));
  692. out_be32(&uec->p_send_q_mem_reg->sqqd[0].last_bd_completed_address,
  693. end_bd);
  694. /* Scheduler Base Pointer, we have only one Tx queue, no need it */
  695. out_be32(&uec->p_tx_glbl_pram->schedulerbasepointer, 0);
  696. /* TxRMON Base Pointer, TxRMON disable, we don't need it */
  697. out_be32(&uec->p_tx_glbl_pram->txrmonbaseptr, 0);
  698. /* TSTATE, global snooping, big endian, the CSB bus selected */
  699. bmrx = BMR_INIT_VALUE;
  700. out_be32(&uec->p_tx_glbl_pram->tstate, ((u32)(bmrx) << BMR_SHIFT));
  701. /* IPH_Offset */
  702. for (i = 0; i < MAX_IPH_OFFSET_ENTRY; i++) {
  703. out_8(&uec->p_tx_glbl_pram->iphoffset[i], 0);
  704. }
  705. /* VTAG table */
  706. for (i = 0; i < UEC_TX_VTAG_TABLE_ENTRY_MAX; i++) {
  707. out_be32(&uec->p_tx_glbl_pram->vtagtable[i], 0);
  708. }
  709. /* TQPTR */
  710. uec->thread_dat_tx_offset = qe_muram_alloc(
  711. num_threads_tx * sizeof(uec_thread_data_tx_t) +
  712. 32 *(num_threads_tx == 1), UEC_THREAD_DATA_ALIGNMENT);
  713. uec->p_thread_data_tx = (uec_thread_data_tx_t *)
  714. qe_muram_addr(uec->thread_dat_tx_offset);
  715. out_be32(&uec->p_tx_glbl_pram->tqptr, uec->thread_dat_tx_offset);
  716. }
  717. static void uec_init_rx_parameter(uec_private_t *uec, int num_threads_rx)
  718. {
  719. u8 bmrx = 0;
  720. int i;
  721. uec_82xx_address_filtering_pram_t *p_af_pram;
  722. /* Allocate global Rx parameter RAM page */
  723. uec->rx_glbl_pram_offset = qe_muram_alloc(
  724. sizeof(uec_rx_global_pram_t), UEC_RX_GLOBAL_PRAM_ALIGNMENT);
  725. uec->p_rx_glbl_pram = (uec_rx_global_pram_t *)
  726. qe_muram_addr(uec->rx_glbl_pram_offset);
  727. /* Zero Global Rx parameter RAM */
  728. memset(uec->p_rx_glbl_pram, 0, sizeof(uec_rx_global_pram_t));
  729. /* Init global Rx parameter RAM */
  730. /* REMODER, Extended feature mode disable, VLAN disable,
  731. LossLess flow control disable, Receive firmware statisic disable,
  732. Extended address parsing mode disable, One Rx queues,
  733. Dynamic maximum/minimum frame length disable, IP checksum check
  734. disable, IP address alignment disable
  735. */
  736. out_be32(&uec->p_rx_glbl_pram->remoder, REMODER_INIT_VALUE);
  737. /* RQPTR */
  738. uec->thread_dat_rx_offset = qe_muram_alloc(
  739. num_threads_rx * sizeof(uec_thread_data_rx_t),
  740. UEC_THREAD_DATA_ALIGNMENT);
  741. uec->p_thread_data_rx = (uec_thread_data_rx_t *)
  742. qe_muram_addr(uec->thread_dat_rx_offset);
  743. out_be32(&uec->p_rx_glbl_pram->rqptr, uec->thread_dat_rx_offset);
  744. /* Type_or_Len */
  745. out_be16(&uec->p_rx_glbl_pram->typeorlen, 3072);
  746. /* RxRMON base pointer, we don't need it */
  747. out_be32(&uec->p_rx_glbl_pram->rxrmonbaseptr, 0);
  748. /* IntCoalescingPTR, we don't need it, no interrupt */
  749. out_be32(&uec->p_rx_glbl_pram->intcoalescingptr, 0);
  750. /* RSTATE, global snooping, big endian, the CSB bus selected */
  751. bmrx = BMR_INIT_VALUE;
  752. out_8(&uec->p_rx_glbl_pram->rstate, bmrx);
  753. /* MRBLR */
  754. out_be16(&uec->p_rx_glbl_pram->mrblr, MAX_RXBUF_LEN);
  755. /* RBDQPTR */
  756. uec->rx_bd_qs_tbl_offset = qe_muram_alloc(
  757. sizeof(uec_rx_bd_queues_entry_t) + \
  758. sizeof(uec_rx_prefetched_bds_t),
  759. UEC_RX_BD_QUEUES_ALIGNMENT);
  760. uec->p_rx_bd_qs_tbl = (uec_rx_bd_queues_entry_t *)
  761. qe_muram_addr(uec->rx_bd_qs_tbl_offset);
  762. /* Zero it */
  763. memset(uec->p_rx_bd_qs_tbl, 0, sizeof(uec_rx_bd_queues_entry_t) + \
  764. sizeof(uec_rx_prefetched_bds_t));
  765. out_be32(&uec->p_rx_glbl_pram->rbdqptr, uec->rx_bd_qs_tbl_offset);
  766. out_be32(&uec->p_rx_bd_qs_tbl->externalbdbaseptr,
  767. (u32)uec->p_rx_bd_ring);
  768. /* MFLR */
  769. out_be16(&uec->p_rx_glbl_pram->mflr, MAX_FRAME_LEN);
  770. /* MINFLR */
  771. out_be16(&uec->p_rx_glbl_pram->minflr, MIN_FRAME_LEN);
  772. /* MAXD1 */
  773. out_be16(&uec->p_rx_glbl_pram->maxd1, MAX_DMA1_LEN);
  774. /* MAXD2 */
  775. out_be16(&uec->p_rx_glbl_pram->maxd2, MAX_DMA2_LEN);
  776. /* ECAM_PTR */
  777. out_be32(&uec->p_rx_glbl_pram->ecamptr, 0);
  778. /* L2QT */
  779. out_be32(&uec->p_rx_glbl_pram->l2qt, 0);
  780. /* L3QT */
  781. for (i = 0; i < 8; i++) {
  782. out_be32(&uec->p_rx_glbl_pram->l3qt[i], 0);
  783. }
  784. /* VLAN_TYPE */
  785. out_be16(&uec->p_rx_glbl_pram->vlantype, 0x8100);
  786. /* TCI */
  787. out_be16(&uec->p_rx_glbl_pram->vlantci, 0);
  788. /* Clear PQ2 style address filtering hash table */
  789. p_af_pram = (uec_82xx_address_filtering_pram_t *) \
  790. uec->p_rx_glbl_pram->addressfiltering;
  791. p_af_pram->iaddr_h = 0;
  792. p_af_pram->iaddr_l = 0;
  793. p_af_pram->gaddr_h = 0;
  794. p_af_pram->gaddr_l = 0;
  795. }
  796. static int uec_issue_init_enet_rxtx_cmd(uec_private_t *uec,
  797. int thread_tx, int thread_rx)
  798. {
  799. uec_init_cmd_pram_t *p_init_enet_param;
  800. u32 init_enet_param_offset;
  801. uec_info_t *uec_info;
  802. int i;
  803. int snum;
  804. u32 init_enet_offset;
  805. u32 entry_val;
  806. u32 command;
  807. u32 cecr_subblock;
  808. uec_info = uec->uec_info;
  809. /* Allocate init enet command parameter */
  810. uec->init_enet_param_offset = qe_muram_alloc(
  811. sizeof(uec_init_cmd_pram_t), 4);
  812. init_enet_param_offset = uec->init_enet_param_offset;
  813. uec->p_init_enet_param = (uec_init_cmd_pram_t *)
  814. qe_muram_addr(uec->init_enet_param_offset);
  815. /* Zero init enet command struct */
  816. memset((void *)uec->p_init_enet_param, 0, sizeof(uec_init_cmd_pram_t));
  817. /* Init the command struct */
  818. p_init_enet_param = uec->p_init_enet_param;
  819. p_init_enet_param->resinit0 = ENET_INIT_PARAM_MAGIC_RES_INIT0;
  820. p_init_enet_param->resinit1 = ENET_INIT_PARAM_MAGIC_RES_INIT1;
  821. p_init_enet_param->resinit2 = ENET_INIT_PARAM_MAGIC_RES_INIT2;
  822. p_init_enet_param->resinit3 = ENET_INIT_PARAM_MAGIC_RES_INIT3;
  823. p_init_enet_param->resinit4 = ENET_INIT_PARAM_MAGIC_RES_INIT4;
  824. p_init_enet_param->largestexternallookupkeysize = 0;
  825. p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_rx)
  826. << ENET_INIT_PARAM_RGF_SHIFT;
  827. p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_tx)
  828. << ENET_INIT_PARAM_TGF_SHIFT;
  829. /* Init Rx global parameter pointer */
  830. p_init_enet_param->rgftgfrxglobal |= uec->rx_glbl_pram_offset |
  831. (u32)uec_info->riscRx;
  832. /* Init Rx threads */
  833. for (i = 0; i < (thread_rx + 1); i++) {
  834. if ((snum = qe_get_snum()) < 0) {
  835. printf("%s can not get snum\n", __FUNCTION__);
  836. return -ENOMEM;
  837. }
  838. if (i==0) {
  839. init_enet_offset = 0;
  840. } else {
  841. init_enet_offset = qe_muram_alloc(
  842. sizeof(uec_thread_rx_pram_t),
  843. UEC_THREAD_RX_PRAM_ALIGNMENT);
  844. }
  845. entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
  846. init_enet_offset | (u32)uec_info->riscRx;
  847. p_init_enet_param->rxthread[i] = entry_val;
  848. }
  849. /* Init Tx global parameter pointer */
  850. p_init_enet_param->txglobal = uec->tx_glbl_pram_offset |
  851. (u32)uec_info->riscTx;
  852. /* Init Tx threads */
  853. for (i = 0; i < thread_tx; i++) {
  854. if ((snum = qe_get_snum()) < 0) {
  855. printf("%s can not get snum\n", __FUNCTION__);
  856. return -ENOMEM;
  857. }
  858. init_enet_offset = qe_muram_alloc(sizeof(uec_thread_tx_pram_t),
  859. UEC_THREAD_TX_PRAM_ALIGNMENT);
  860. entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
  861. init_enet_offset | (u32)uec_info->riscTx;
  862. p_init_enet_param->txthread[i] = entry_val;
  863. }
  864. __asm__ __volatile__("sync");
  865. /* Issue QE command */
  866. command = QE_INIT_TX_RX;
  867. cecr_subblock = ucc_fast_get_qe_cr_subblock(
  868. uec->uec_info->uf_info.ucc_num);
  869. qe_issue_cmd(command, cecr_subblock, (u8) QE_CR_PROTOCOL_ETHERNET,
  870. init_enet_param_offset);
  871. return 0;
  872. }
  873. static int uec_startup(uec_private_t *uec)
  874. {
  875. uec_info_t *uec_info;
  876. ucc_fast_info_t *uf_info;
  877. ucc_fast_private_t *uccf;
  878. ucc_fast_t *uf_regs;
  879. uec_t *uec_regs;
  880. int num_threads_tx;
  881. int num_threads_rx;
  882. u32 utbipar;
  883. enet_interface_e enet_interface;
  884. u32 length;
  885. u32 align;
  886. qe_bd_t *bd;
  887. u8 *buf;
  888. int i;
  889. if (!uec || !uec->uec_info) {
  890. printf("%s: uec or uec_info not initial\n", __FUNCTION__);
  891. return -EINVAL;
  892. }
  893. uec_info = uec->uec_info;
  894. uf_info = &(uec_info->uf_info);
  895. /* Check if Rx BD ring len is illegal */
  896. if ((uec_info->rx_bd_ring_len < UEC_RX_BD_RING_SIZE_MIN) || \
  897. (uec_info->rx_bd_ring_len % UEC_RX_BD_RING_SIZE_ALIGNMENT)) {
  898. printf("%s: Rx BD ring len must be multiple of 4, and > 8.\n",
  899. __FUNCTION__);
  900. return -EINVAL;
  901. }
  902. /* Check if Tx BD ring len is illegal */
  903. if (uec_info->tx_bd_ring_len < UEC_TX_BD_RING_SIZE_MIN) {
  904. printf("%s: Tx BD ring length must not be smaller than 2.\n",
  905. __FUNCTION__);
  906. return -EINVAL;
  907. }
  908. /* Check if MRBLR is illegal */
  909. if ((MAX_RXBUF_LEN == 0) || (MAX_RXBUF_LEN % UEC_MRBLR_ALIGNMENT)) {
  910. printf("%s: max rx buffer length must be mutliple of 128.\n",
  911. __FUNCTION__);
  912. return -EINVAL;
  913. }
  914. /* Both Rx and Tx are stopped */
  915. uec->grace_stopped_rx = 1;
  916. uec->grace_stopped_tx = 1;
  917. /* Init UCC fast */
  918. if (ucc_fast_init(uf_info, &uccf)) {
  919. printf("%s: failed to init ucc fast\n", __FUNCTION__);
  920. return -ENOMEM;
  921. }
  922. /* Save uccf */
  923. uec->uccf = uccf;
  924. /* Convert the Tx threads number */
  925. if (uec_convert_threads_num(uec_info->num_threads_tx,
  926. &num_threads_tx)) {
  927. return -EINVAL;
  928. }
  929. /* Convert the Rx threads number */
  930. if (uec_convert_threads_num(uec_info->num_threads_rx,
  931. &num_threads_rx)) {
  932. return -EINVAL;
  933. }
  934. uf_regs = uccf->uf_regs;
  935. /* UEC register is following UCC fast registers */
  936. uec_regs = (uec_t *)(&uf_regs->ucc_eth);
  937. /* Save the UEC register pointer to UEC private struct */
  938. uec->uec_regs = uec_regs;
  939. /* Init UPSMR, enable hardware statistics (UCC) */
  940. out_be32(&uec->uccf->uf_regs->upsmr, UPSMR_INIT_VALUE);
  941. /* Init MACCFG1, flow control disable, disable Tx and Rx */
  942. out_be32(&uec_regs->maccfg1, MACCFG1_INIT_VALUE);
  943. /* Init MACCFG2, length check, MAC PAD and CRC enable */
  944. out_be32(&uec_regs->maccfg2, MACCFG2_INIT_VALUE);
  945. /* Setup MAC interface mode */
  946. uec_set_mac_if_mode(uec, uec_info->enet_interface);
  947. /* Setup MII management base */
  948. #ifndef CONFIG_eTSEC_MDIO_BUS
  949. uec->uec_mii_regs = (uec_mii_t *)(&uec_regs->miimcfg);
  950. #else
  951. uec->uec_mii_regs = (uec_mii_t *) CONFIG_MIIM_ADDRESS;
  952. #endif
  953. /* Setup MII master clock source */
  954. qe_set_mii_clk_src(uec_info->uf_info.ucc_num);
  955. /* Setup UTBIPAR */
  956. utbipar = in_be32(&uec_regs->utbipar);
  957. utbipar &= ~UTBIPAR_PHY_ADDRESS_MASK;
  958. enet_interface = uec->uec_info->enet_interface;
  959. if (enet_interface == ENET_1000_TBI ||
  960. enet_interface == ENET_1000_RTBI) {
  961. utbipar |= (uec_info->phy_address + uec_info->uf_info.ucc_num)
  962. << UTBIPAR_PHY_ADDRESS_SHIFT;
  963. } else {
  964. utbipar |= (0x10 + uec_info->uf_info.ucc_num)
  965. << UTBIPAR_PHY_ADDRESS_SHIFT;
  966. }
  967. out_be32(&uec_regs->utbipar, utbipar);
  968. /* Allocate Tx BDs */
  969. length = ((uec_info->tx_bd_ring_len * SIZEOFBD) /
  970. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) *
  971. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  972. if ((uec_info->tx_bd_ring_len * SIZEOFBD) %
  973. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) {
  974. length += UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  975. }
  976. align = UEC_TX_BD_RING_ALIGNMENT;
  977. uec->tx_bd_ring_offset = (u32)malloc((u32)(length + align));
  978. if (uec->tx_bd_ring_offset != 0) {
  979. uec->p_tx_bd_ring = (u8 *)((uec->tx_bd_ring_offset + align)
  980. & ~(align - 1));
  981. }
  982. /* Zero all of Tx BDs */
  983. memset((void *)(uec->tx_bd_ring_offset), 0, length + align);
  984. /* Allocate Rx BDs */
  985. length = uec_info->rx_bd_ring_len * SIZEOFBD;
  986. align = UEC_RX_BD_RING_ALIGNMENT;
  987. uec->rx_bd_ring_offset = (u32)(malloc((u32)(length + align)));
  988. if (uec->rx_bd_ring_offset != 0) {
  989. uec->p_rx_bd_ring = (u8 *)((uec->rx_bd_ring_offset + align)
  990. & ~(align - 1));
  991. }
  992. /* Zero all of Rx BDs */
  993. memset((void *)(uec->rx_bd_ring_offset), 0, length + align);
  994. /* Allocate Rx buffer */
  995. length = uec_info->rx_bd_ring_len * MAX_RXBUF_LEN;
  996. align = UEC_RX_DATA_BUF_ALIGNMENT;
  997. uec->rx_buf_offset = (u32)malloc(length + align);
  998. if (uec->rx_buf_offset != 0) {
  999. uec->p_rx_buf = (u8 *)((uec->rx_buf_offset + align)
  1000. & ~(align - 1));
  1001. }
  1002. /* Zero all of the Rx buffer */
  1003. memset((void *)(uec->rx_buf_offset), 0, length + align);
  1004. /* Init TxBD ring */
  1005. bd = (qe_bd_t *)uec->p_tx_bd_ring;
  1006. uec->txBd = bd;
  1007. for (i = 0; i < uec_info->tx_bd_ring_len; i++) {
  1008. BD_DATA_CLEAR(bd);
  1009. BD_STATUS_SET(bd, 0);
  1010. BD_LENGTH_SET(bd, 0);
  1011. bd ++;
  1012. }
  1013. BD_STATUS_SET((--bd), TxBD_WRAP);
  1014. /* Init RxBD ring */
  1015. bd = (qe_bd_t *)uec->p_rx_bd_ring;
  1016. uec->rxBd = bd;
  1017. buf = uec->p_rx_buf;
  1018. for (i = 0; i < uec_info->rx_bd_ring_len; i++) {
  1019. BD_DATA_SET(bd, buf);
  1020. BD_LENGTH_SET(bd, 0);
  1021. BD_STATUS_SET(bd, RxBD_EMPTY);
  1022. buf += MAX_RXBUF_LEN;
  1023. bd ++;
  1024. }
  1025. BD_STATUS_SET((--bd), RxBD_WRAP | RxBD_EMPTY);
  1026. /* Init global Tx parameter RAM */
  1027. uec_init_tx_parameter(uec, num_threads_tx);
  1028. /* Init global Rx parameter RAM */
  1029. uec_init_rx_parameter(uec, num_threads_rx);
  1030. /* Init ethernet Tx and Rx parameter command */
  1031. if (uec_issue_init_enet_rxtx_cmd(uec, num_threads_tx,
  1032. num_threads_rx)) {
  1033. printf("%s issue init enet cmd failed\n", __FUNCTION__);
  1034. return -ENOMEM;
  1035. }
  1036. return 0;
  1037. }
  1038. static int uec_init(struct eth_device* dev, bd_t *bd)
  1039. {
  1040. uec_private_t *uec;
  1041. int err, i;
  1042. struct phy_info *curphy;
  1043. uec = (uec_private_t *)dev->priv;
  1044. if (uec->the_first_run == 0) {
  1045. err = init_phy(dev);
  1046. if (err) {
  1047. printf("%s: Cannot initialize PHY, aborting.\n",
  1048. dev->name);
  1049. return err;
  1050. }
  1051. curphy = uec->mii_info->phyinfo;
  1052. if (curphy->config_aneg) {
  1053. err = curphy->config_aneg(uec->mii_info);
  1054. if (err) {
  1055. printf("%s: Can't negotiate PHY\n", dev->name);
  1056. return err;
  1057. }
  1058. }
  1059. /* Give PHYs up to 5 sec to report a link */
  1060. i = 50;
  1061. do {
  1062. err = curphy->read_status(uec->mii_info);
  1063. udelay(100000);
  1064. } while (((i-- > 0) && !uec->mii_info->link) || err);
  1065. if (err || i <= 0)
  1066. printf("warning: %s: timeout on PHY link\n", dev->name);
  1067. uec->the_first_run = 1;
  1068. }
  1069. /* Set up the MAC address */
  1070. if (dev->enetaddr[0] & 0x01) {
  1071. printf("%s: MacAddress is multcast address\n",
  1072. __FUNCTION__);
  1073. return -1;
  1074. }
  1075. uec_set_mac_address(uec, dev->enetaddr);
  1076. err = uec_open(uec, COMM_DIR_RX_AND_TX);
  1077. if (err) {
  1078. printf("%s: cannot enable UEC device\n", dev->name);
  1079. return -1;
  1080. }
  1081. phy_change(dev);
  1082. return (uec->mii_info->link ? 0 : -1);
  1083. }
  1084. static void uec_halt(struct eth_device* dev)
  1085. {
  1086. uec_private_t *uec = (uec_private_t *)dev->priv;
  1087. uec_stop(uec, COMM_DIR_RX_AND_TX);
  1088. }
  1089. static int uec_send(struct eth_device* dev, volatile void *buf, int len)
  1090. {
  1091. uec_private_t *uec;
  1092. ucc_fast_private_t *uccf;
  1093. volatile qe_bd_t *bd;
  1094. u16 status;
  1095. int i;
  1096. int result = 0;
  1097. uec = (uec_private_t *)dev->priv;
  1098. uccf = uec->uccf;
  1099. bd = uec->txBd;
  1100. /* Find an empty TxBD */
  1101. for (i = 0; bd->status & TxBD_READY; i++) {
  1102. if (i > 0x100000) {
  1103. printf("%s: tx buffer not ready\n", dev->name);
  1104. return result;
  1105. }
  1106. }
  1107. /* Init TxBD */
  1108. BD_DATA_SET(bd, buf);
  1109. BD_LENGTH_SET(bd, len);
  1110. status = bd->status;
  1111. status &= BD_WRAP;
  1112. status |= (TxBD_READY | TxBD_LAST);
  1113. BD_STATUS_SET(bd, status);
  1114. /* Tell UCC to transmit the buffer */
  1115. ucc_fast_transmit_on_demand(uccf);
  1116. /* Wait for buffer to be transmitted */
  1117. for (i = 0; bd->status & TxBD_READY; i++) {
  1118. if (i > 0x100000) {
  1119. printf("%s: tx error\n", dev->name);
  1120. return result;
  1121. }
  1122. }
  1123. /* Ok, the buffer be transimitted */
  1124. BD_ADVANCE(bd, status, uec->p_tx_bd_ring);
  1125. uec->txBd = bd;
  1126. result = 1;
  1127. return result;
  1128. }
  1129. static int uec_recv(struct eth_device* dev)
  1130. {
  1131. uec_private_t *uec = dev->priv;
  1132. volatile qe_bd_t *bd;
  1133. u16 status;
  1134. u16 len;
  1135. u8 *data;
  1136. bd = uec->rxBd;
  1137. status = bd->status;
  1138. while (!(status & RxBD_EMPTY)) {
  1139. if (!(status & RxBD_ERROR)) {
  1140. data = BD_DATA(bd);
  1141. len = BD_LENGTH(bd);
  1142. NetReceive(data, len);
  1143. } else {
  1144. printf("%s: Rx error\n", dev->name);
  1145. }
  1146. status &= BD_CLEAN;
  1147. BD_LENGTH_SET(bd, 0);
  1148. BD_STATUS_SET(bd, status | RxBD_EMPTY);
  1149. BD_ADVANCE(bd, status, uec->p_rx_bd_ring);
  1150. status = bd->status;
  1151. }
  1152. uec->rxBd = bd;
  1153. return 1;
  1154. }
  1155. int uec_initialize(int index)
  1156. {
  1157. struct eth_device *dev;
  1158. int i;
  1159. uec_private_t *uec;
  1160. uec_info_t *uec_info;
  1161. int err;
  1162. dev = (struct eth_device *)malloc(sizeof(struct eth_device));
  1163. if (!dev)
  1164. return 0;
  1165. memset(dev, 0, sizeof(struct eth_device));
  1166. /* Allocate the UEC private struct */
  1167. uec = (uec_private_t *)malloc(sizeof(uec_private_t));
  1168. if (!uec) {
  1169. return -ENOMEM;
  1170. }
  1171. memset(uec, 0, sizeof(uec_private_t));
  1172. /* Init UEC private struct, they come from board.h */
  1173. uec_info = NULL;
  1174. if (index == 0) {
  1175. #ifdef CONFIG_UEC_ETH1
  1176. uec_info = &eth1_uec_info;
  1177. #endif
  1178. } else if (index == 1) {
  1179. #ifdef CONFIG_UEC_ETH2
  1180. uec_info = &eth2_uec_info;
  1181. #endif
  1182. } else if (index == 2) {
  1183. #ifdef CONFIG_UEC_ETH3
  1184. uec_info = &eth3_uec_info;
  1185. #endif
  1186. } else if (index == 3) {
  1187. #ifdef CONFIG_UEC_ETH4
  1188. uec_info = &eth4_uec_info;
  1189. #endif
  1190. } else if (index == 4) {
  1191. #ifdef CONFIG_UEC_ETH5
  1192. uec_info = &eth5_uec_info;
  1193. #endif
  1194. } else if (index == 5) {
  1195. #ifdef CONFIG_UEC_ETH6
  1196. uec_info = &eth6_uec_info;
  1197. #endif
  1198. } else {
  1199. printf("%s: index is illegal.\n", __FUNCTION__);
  1200. return -EINVAL;
  1201. }
  1202. devlist[index] = dev;
  1203. uec->uec_info = uec_info;
  1204. sprintf(dev->name, "FSL UEC%d", index);
  1205. dev->iobase = 0;
  1206. dev->priv = (void *)uec;
  1207. dev->init = uec_init;
  1208. dev->halt = uec_halt;
  1209. dev->send = uec_send;
  1210. dev->recv = uec_recv;
  1211. /* Clear the ethnet address */
  1212. for (i = 0; i < 6; i++)
  1213. dev->enetaddr[i] = 0;
  1214. eth_register(dev);
  1215. err = uec_startup(uec);
  1216. if (err) {
  1217. printf("%s: Cannot configure net device, aborting.",dev->name);
  1218. return err;
  1219. }
  1220. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
  1221. && !defined(BITBANGMII)
  1222. miiphy_register(dev->name, uec_miiphy_read, uec_miiphy_write);
  1223. #endif
  1224. return 1;
  1225. }