start.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556
  1. /*
  2. * armboot - Startup Code for OMAP3530/ARM Cortex CPU-core
  3. *
  4. * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
  5. *
  6. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  7. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  8. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  9. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  10. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  11. * Copyright (c) 2006-2008 Syed Mohammed Khasim <x0khasim@ti.com>
  12. *
  13. * See file CREDITS for list of people who contributed to this
  14. * project.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. */
  31. #include <asm-offsets.h>
  32. #include <config.h>
  33. #include <version.h>
  34. #include <asm/system.h>
  35. #include <linux/linkage.h>
  36. .globl _start
  37. _start: b reset
  38. ldr pc, _undefined_instruction
  39. ldr pc, _software_interrupt
  40. ldr pc, _prefetch_abort
  41. ldr pc, _data_abort
  42. ldr pc, _not_used
  43. ldr pc, _irq
  44. ldr pc, _fiq
  45. #ifdef CONFIG_SPL_BUILD
  46. _undefined_instruction: .word _undefined_instruction
  47. _software_interrupt: .word _software_interrupt
  48. _prefetch_abort: .word _prefetch_abort
  49. _data_abort: .word _data_abort
  50. _not_used: .word _not_used
  51. _irq: .word _irq
  52. _fiq: .word _fiq
  53. _pad: .word 0x12345678 /* now 16*4=64 */
  54. #else
  55. _undefined_instruction: .word undefined_instruction
  56. _software_interrupt: .word software_interrupt
  57. _prefetch_abort: .word prefetch_abort
  58. _data_abort: .word data_abort
  59. _not_used: .word not_used
  60. _irq: .word irq
  61. _fiq: .word fiq
  62. _pad: .word 0x12345678 /* now 16*4=64 */
  63. #endif /* CONFIG_SPL_BUILD */
  64. .global _end_vect
  65. _end_vect:
  66. .balignl 16,0xdeadbeef
  67. /*************************************************************************
  68. *
  69. * Startup Code (reset vector)
  70. *
  71. * do important init only if we don't start from memory!
  72. * setup Memory and board specific bits prior to relocation.
  73. * relocate armboot to ram
  74. * setup stack
  75. *
  76. *************************************************************************/
  77. .globl _TEXT_BASE
  78. _TEXT_BASE:
  79. .word CONFIG_SYS_TEXT_BASE
  80. /*
  81. * These are defined in the board-specific linker script.
  82. */
  83. .globl _bss_start_ofs
  84. _bss_start_ofs:
  85. .word __bss_start - _start
  86. .global _image_copy_end_ofs
  87. _image_copy_end_ofs:
  88. .word __image_copy_end - _start
  89. .globl _bss_end_ofs
  90. _bss_end_ofs:
  91. .word __bss_end__ - _start
  92. .globl _end_ofs
  93. _end_ofs:
  94. .word _end - _start
  95. #ifdef CONFIG_USE_IRQ
  96. /* IRQ stack memory (calculated at run-time) */
  97. .globl IRQ_STACK_START
  98. IRQ_STACK_START:
  99. .word 0x0badc0de
  100. /* IRQ stack memory (calculated at run-time) */
  101. .globl FIQ_STACK_START
  102. FIQ_STACK_START:
  103. .word 0x0badc0de
  104. #endif
  105. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  106. .globl IRQ_STACK_START_IN
  107. IRQ_STACK_START_IN:
  108. .word 0x0badc0de
  109. /*
  110. * the actual reset code
  111. */
  112. reset:
  113. bl save_boot_params
  114. /*
  115. * set the cpu to SVC32 mode
  116. */
  117. mrs r0, cpsr
  118. bic r0, r0, #0x1f
  119. orr r0, r0, #0xd3
  120. msr cpsr,r0
  121. #if !defined(CONFIG_TEGRA2)
  122. /*
  123. * Setup vector:
  124. * (OMAP4 spl TEXT_BASE is not 32 byte aligned.
  125. * Continue to use ROM code vector only in OMAP4 spl)
  126. */
  127. #if !(defined(CONFIG_OMAP44XX) && defined(CONFIG_SPL_BUILD))
  128. /* Set V=0 in CP15 SCTRL register - for VBAR to point to vector */
  129. mrc p15, 0, r0, c1, c0, 0 @ Read CP15 SCTRL Register
  130. bic r0, #CR_V @ V = 0
  131. mcr p15, 0, r0, c1, c0, 0 @ Write CP15 SCTRL Register
  132. /* Set vector address in CP15 VBAR register */
  133. ldr r0, =_start
  134. mcr p15, 0, r0, c12, c0, 0 @Set VBAR
  135. #endif
  136. #endif /* !Tegra2 */
  137. /* the mask ROM code should have PLL and others stable */
  138. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  139. bl cpu_init_cp15
  140. bl cpu_init_crit
  141. #endif
  142. /* Set stackpointer in internal RAM to call board_init_f */
  143. call_board_init_f:
  144. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  145. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  146. ldr r0,=0x00000000
  147. bl board_init_f
  148. /*------------------------------------------------------------------------------*/
  149. /*
  150. * void relocate_code (addr_sp, gd, addr_moni)
  151. *
  152. * This "function" does not return, instead it continues in RAM
  153. * after relocating the monitor code.
  154. *
  155. */
  156. ENTRY(relocate_code)
  157. mov r4, r0 /* save addr_sp */
  158. mov r5, r1 /* save addr of gd */
  159. mov r6, r2 /* save addr of destination */
  160. /* Set up the stack */
  161. stack_setup:
  162. mov sp, r4
  163. adr r0, _start
  164. cmp r0, r6
  165. moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
  166. beq clear_bss /* skip relocation */
  167. mov r1, r6 /* r1 <- scratch for copy_loop */
  168. ldr r3, _image_copy_end_ofs
  169. add r2, r0, r3 /* r2 <- source end address */
  170. copy_loop:
  171. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  172. stmia r1!, {r9-r10} /* copy to target address [r1] */
  173. cmp r0, r2 /* until source end address [r2] */
  174. blo copy_loop
  175. #ifndef CONFIG_SPL_BUILD
  176. /*
  177. * fix .rel.dyn relocations
  178. */
  179. ldr r0, _TEXT_BASE /* r0 <- Text base */
  180. sub r9, r6, r0 /* r9 <- relocation offset */
  181. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  182. add r10, r10, r0 /* r10 <- sym table in FLASH */
  183. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  184. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  185. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  186. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  187. fixloop:
  188. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  189. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  190. ldr r1, [r2, #4]
  191. and r7, r1, #0xff
  192. cmp r7, #23 /* relative fixup? */
  193. beq fixrel
  194. cmp r7, #2 /* absolute fixup? */
  195. beq fixabs
  196. /* ignore unknown type of fixup */
  197. b fixnext
  198. fixabs:
  199. /* absolute fix: set location to (offset) symbol value */
  200. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  201. add r1, r10, r1 /* r1 <- address of symbol in table */
  202. ldr r1, [r1, #4] /* r1 <- symbol value */
  203. add r1, r1, r9 /* r1 <- relocated sym addr */
  204. b fixnext
  205. fixrel:
  206. /* relative fix: increase location by offset */
  207. ldr r1, [r0]
  208. add r1, r1, r9
  209. fixnext:
  210. str r1, [r0]
  211. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  212. cmp r2, r3
  213. blo fixloop
  214. b clear_bss
  215. _rel_dyn_start_ofs:
  216. .word __rel_dyn_start - _start
  217. _rel_dyn_end_ofs:
  218. .word __rel_dyn_end - _start
  219. _dynsym_start_ofs:
  220. .word __dynsym_start - _start
  221. #endif /* #ifndef CONFIG_SPL_BUILD */
  222. clear_bss:
  223. #ifdef CONFIG_SPL_BUILD
  224. /* No relocation for SPL */
  225. ldr r0, =__bss_start
  226. ldr r1, =__bss_end__
  227. #else
  228. ldr r0, _bss_start_ofs
  229. ldr r1, _bss_end_ofs
  230. mov r4, r6 /* reloc addr */
  231. add r0, r0, r4
  232. add r1, r1, r4
  233. #endif
  234. mov r2, #0x00000000 /* clear */
  235. clbss_l:cmp r0, r1 /* clear loop... */
  236. bhs clbss_e /* if reached end of bss, exit */
  237. str r2, [r0]
  238. add r0, r0, #4
  239. b clbss_l
  240. clbss_e:
  241. /*
  242. * We are done. Do not return, instead branch to second part of board
  243. * initialization, now running from RAM.
  244. */
  245. jump_2_ram:
  246. /*
  247. * If I-cache is enabled invalidate it
  248. */
  249. #ifndef CONFIG_SYS_ICACHE_OFF
  250. mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
  251. mcr p15, 0, r0, c7, c10, 4 @ DSB
  252. mcr p15, 0, r0, c7, c5, 4 @ ISB
  253. #endif
  254. /*
  255. * Move vector table
  256. */
  257. #if !defined(CONFIG_TEGRA2)
  258. #if !(defined(CONFIG_OMAP44XX) && defined(CONFIG_SPL_BUILD))
  259. /* Set vector address in CP15 VBAR register */
  260. ldr r0, =_start
  261. add r0, r0, r9
  262. mcr p15, 0, r0, c12, c0, 0 @Set VBAR
  263. #endif
  264. #endif /* !Tegra2 */
  265. ldr r0, _board_init_r_ofs
  266. adr r1, _start
  267. add lr, r0, r1
  268. add lr, lr, r9
  269. /* setup parameters for board_init_r */
  270. mov r0, r5 /* gd_t */
  271. mov r1, r6 /* dest_addr */
  272. /* jump to it ... */
  273. mov pc, lr
  274. _board_init_r_ofs:
  275. .word board_init_r - _start
  276. ENDPROC(relocate_code)
  277. /*************************************************************************
  278. *
  279. * cpu_init_cp15
  280. *
  281. * Setup CP15 registers (cache, MMU, TLBs). The I-cache is turned on unless
  282. * CONFIG_SYS_ICACHE_OFF is defined.
  283. *
  284. *************************************************************************/
  285. ENTRY(cpu_init_cp15)
  286. /*
  287. * Invalidate L1 I/D
  288. */
  289. mov r0, #0 @ set up for MCR
  290. mcr p15, 0, r0, c8, c7, 0 @ invalidate TLBs
  291. mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
  292. mcr p15, 0, r0, c7, c5, 6 @ invalidate BP array
  293. mcr p15, 0, r0, c7, c10, 4 @ DSB
  294. mcr p15, 0, r0, c7, c5, 4 @ ISB
  295. /*
  296. * disable MMU stuff and caches
  297. */
  298. mrc p15, 0, r0, c1, c0, 0
  299. bic r0, r0, #0x00002000 @ clear bits 13 (--V-)
  300. bic r0, r0, #0x00000007 @ clear bits 2:0 (-CAM)
  301. orr r0, r0, #0x00000002 @ set bit 1 (--A-) Align
  302. orr r0, r0, #0x00000800 @ set bit 11 (Z---) BTB
  303. #ifdef CONFIG_SYS_ICACHE_OFF
  304. bic r0, r0, #0x00001000 @ clear bit 12 (I) I-cache
  305. #else
  306. orr r0, r0, #0x00001000 @ set bit 12 (I) I-cache
  307. #endif
  308. mcr p15, 0, r0, c1, c0, 0
  309. mov pc, lr @ back to my caller
  310. ENDPROC(cpu_init_cp15)
  311. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  312. /*************************************************************************
  313. *
  314. * CPU_init_critical registers
  315. *
  316. * setup important registers
  317. * setup memory timing
  318. *
  319. *************************************************************************/
  320. ENTRY(cpu_init_crit)
  321. /*
  322. * Jump to board specific initialization...
  323. * The Mask ROM will have already initialized
  324. * basic memory. Go here to bump up clock rate and handle
  325. * wake up conditions.
  326. */
  327. mov ip, lr @ persevere link reg across call
  328. bl lowlevel_init @ go setup pll,mux,memory
  329. mov lr, ip @ restore link
  330. mov pc, lr @ back to my caller
  331. ENDPROC(cpu_init_crit)
  332. #endif
  333. #ifndef CONFIG_SPL_BUILD
  334. /*
  335. *************************************************************************
  336. *
  337. * Interrupt handling
  338. *
  339. *************************************************************************
  340. */
  341. @
  342. @ IRQ stack frame.
  343. @
  344. #define S_FRAME_SIZE 72
  345. #define S_OLD_R0 68
  346. #define S_PSR 64
  347. #define S_PC 60
  348. #define S_LR 56
  349. #define S_SP 52
  350. #define S_IP 48
  351. #define S_FP 44
  352. #define S_R10 40
  353. #define S_R9 36
  354. #define S_R8 32
  355. #define S_R7 28
  356. #define S_R6 24
  357. #define S_R5 20
  358. #define S_R4 16
  359. #define S_R3 12
  360. #define S_R2 8
  361. #define S_R1 4
  362. #define S_R0 0
  363. #define MODE_SVC 0x13
  364. #define I_BIT 0x80
  365. /*
  366. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  367. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  368. */
  369. .macro bad_save_user_regs
  370. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current
  371. @ user stack
  372. stmia sp, {r0 - r12} @ Save user registers (now in
  373. @ svc mode) r0-r12
  374. ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort
  375. @ stack
  376. ldmia r2, {r2 - r3} @ get values for "aborted" pc
  377. @ and cpsr (into parm regs)
  378. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  379. add r5, sp, #S_SP
  380. mov r1, lr
  381. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  382. mov r0, sp @ save current stack into r0
  383. @ (param register)
  384. .endm
  385. .macro irq_save_user_regs
  386. sub sp, sp, #S_FRAME_SIZE
  387. stmia sp, {r0 - r12} @ Calling r0-r12
  388. add r8, sp, #S_PC @ !! R8 NEEDS to be saved !!
  389. @ a reserved stack spot would
  390. @ be good.
  391. stmdb r8, {sp, lr}^ @ Calling SP, LR
  392. str lr, [r8, #0] @ Save calling PC
  393. mrs r6, spsr
  394. str r6, [r8, #4] @ Save CPSR
  395. str r0, [r8, #8] @ Save OLD_R0
  396. mov r0, sp
  397. .endm
  398. .macro irq_restore_user_regs
  399. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  400. mov r0, r0
  401. ldr lr, [sp, #S_PC] @ Get PC
  402. add sp, sp, #S_FRAME_SIZE
  403. subs pc, lr, #4 @ return & move spsr_svc into
  404. @ cpsr
  405. .endm
  406. .macro get_bad_stack
  407. ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter
  408. @ in banked mode)
  409. str lr, [r13] @ save caller lr in position 0
  410. @ of saved stack
  411. mrs lr, spsr @ get the spsr
  412. str lr, [r13, #4] @ save spsr in position 1 of
  413. @ saved stack
  414. mov r13, #MODE_SVC @ prepare SVC-Mode
  415. @ msr spsr_c, r13
  416. msr spsr, r13 @ switch modes, make sure
  417. @ moves will execute
  418. mov lr, pc @ capture return pc
  419. movs pc, lr @ jump to next instruction &
  420. @ switch modes.
  421. .endm
  422. .macro get_bad_stack_swi
  423. sub r13, r13, #4 @ space on current stack for
  424. @ scratch reg.
  425. str r0, [r13] @ save R0's value.
  426. ldr r0, IRQ_STACK_START_IN @ get data regions start
  427. @ spots for abort stack
  428. str lr, [r0] @ save caller lr in position 0
  429. @ of saved stack
  430. mrs r0, spsr @ get the spsr
  431. str lr, [r0, #4] @ save spsr in position 1 of
  432. @ saved stack
  433. ldr r0, [r13] @ restore r0
  434. add r13, r13, #4 @ pop stack entry
  435. .endm
  436. .macro get_irq_stack @ setup IRQ stack
  437. ldr sp, IRQ_STACK_START
  438. .endm
  439. .macro get_fiq_stack @ setup FIQ stack
  440. ldr sp, FIQ_STACK_START
  441. .endm
  442. /*
  443. * exception handlers
  444. */
  445. .align 5
  446. undefined_instruction:
  447. get_bad_stack
  448. bad_save_user_regs
  449. bl do_undefined_instruction
  450. .align 5
  451. software_interrupt:
  452. get_bad_stack_swi
  453. bad_save_user_regs
  454. bl do_software_interrupt
  455. .align 5
  456. prefetch_abort:
  457. get_bad_stack
  458. bad_save_user_regs
  459. bl do_prefetch_abort
  460. .align 5
  461. data_abort:
  462. get_bad_stack
  463. bad_save_user_regs
  464. bl do_data_abort
  465. .align 5
  466. not_used:
  467. get_bad_stack
  468. bad_save_user_regs
  469. bl do_not_used
  470. #ifdef CONFIG_USE_IRQ
  471. .align 5
  472. irq:
  473. get_irq_stack
  474. irq_save_user_regs
  475. bl do_irq
  476. irq_restore_user_regs
  477. .align 5
  478. fiq:
  479. get_fiq_stack
  480. /* someone ought to write a more effective fiq_save_user_regs */
  481. irq_save_user_regs
  482. bl do_fiq
  483. irq_restore_user_regs
  484. #else
  485. .align 5
  486. irq:
  487. get_bad_stack
  488. bad_save_user_regs
  489. bl do_irq
  490. .align 5
  491. fiq:
  492. get_bad_stack
  493. bad_save_user_regs
  494. bl do_fiq
  495. #endif /* CONFIG_USE_IRQ */
  496. #endif /* CONFIG_SPL_BUILD */