start.S 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451
  1. /*
  2. * armboot - Startup Code for ARM1176 CPU-core
  3. *
  4. * Copyright (c) 2007 Samsung Electronics
  5. *
  6. * Copyright (C) 2008
  7. * Guennadi Liakhovetki, DENX Software Engineering, <lg@denx.de>
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. *
  27. * 2007-09-21 - Restructured codes by jsgood (jsgood.yang@samsung.com)
  28. * 2007-09-21 - Added MoviNAND and OneNAND boot codes by
  29. * jsgood (jsgood.yang@samsung.com)
  30. * Base codes by scsuh (sc.suh)
  31. */
  32. #include <asm-offsets.h>
  33. #include <config.h>
  34. #include <version.h>
  35. #ifndef CONFIG_SYS_PHY_UBOOT_BASE
  36. #define CONFIG_SYS_PHY_UBOOT_BASE CONFIG_SYS_UBOOT_BASE
  37. #endif
  38. /*
  39. *************************************************************************
  40. *
  41. * Jump vector table as in table 3.1 in [1]
  42. *
  43. *************************************************************************
  44. */
  45. .globl _start
  46. _start: b reset
  47. #ifndef CONFIG_SPL_BUILD
  48. ldr pc, _undefined_instruction
  49. ldr pc, _software_interrupt
  50. ldr pc, _prefetch_abort
  51. ldr pc, _data_abort
  52. ldr pc, _not_used
  53. ldr pc, _irq
  54. ldr pc, _fiq
  55. _undefined_instruction:
  56. .word undefined_instruction
  57. _software_interrupt:
  58. .word software_interrupt
  59. _prefetch_abort:
  60. .word prefetch_abort
  61. _data_abort:
  62. .word data_abort
  63. _not_used:
  64. .word not_used
  65. _irq:
  66. .word irq
  67. _fiq:
  68. .word fiq
  69. _pad:
  70. .word 0x12345678 /* now 16*4=64 */
  71. #else
  72. . = _start + 64
  73. #endif
  74. .global _end_vect
  75. _end_vect:
  76. .balignl 16,0xdeadbeef
  77. /*
  78. *************************************************************************
  79. *
  80. * Startup Code (reset vector)
  81. *
  82. * do important init only if we don't start from memory!
  83. * setup Memory and board specific bits prior to relocation.
  84. * relocate armboot to ram
  85. * setup stack
  86. *
  87. *************************************************************************
  88. */
  89. .globl _TEXT_BASE
  90. _TEXT_BASE:
  91. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
  92. .word CONFIG_SPL_TEXT_BASE
  93. #else
  94. .word CONFIG_SYS_TEXT_BASE
  95. #endif
  96. /*
  97. * These are defined in the board-specific linker script.
  98. * Subtracting _start from them lets the linker put their
  99. * relative position in the executable instead of leaving
  100. * them null.
  101. */
  102. .globl _bss_start_ofs
  103. _bss_start_ofs:
  104. .word __bss_start - _start
  105. .globl _image_copy_end_ofs
  106. _image_copy_end_ofs:
  107. .word __image_copy_end - _start
  108. .globl _bss_end_ofs
  109. _bss_end_ofs:
  110. .word __bss_end - _start
  111. .globl _end_ofs
  112. _end_ofs:
  113. .word _end - _start
  114. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  115. .globl IRQ_STACK_START_IN
  116. IRQ_STACK_START_IN:
  117. .word 0x0badc0de
  118. /*
  119. * the actual reset code
  120. */
  121. reset:
  122. /*
  123. * set the cpu to SVC32 mode
  124. */
  125. mrs r0, cpsr
  126. bic r0, r0, #0x3f
  127. orr r0, r0, #0xd3
  128. msr cpsr, r0
  129. /*
  130. *************************************************************************
  131. *
  132. * CPU_init_critical registers
  133. *
  134. * setup important registers
  135. * setup memory timing
  136. *
  137. *************************************************************************
  138. */
  139. /*
  140. * we do sys-critical inits only at reboot,
  141. * not when booting from ram!
  142. */
  143. cpu_init_crit:
  144. /*
  145. * When booting from NAND - it has definitely been a reset, so, no need
  146. * to flush caches and disable the MMU
  147. */
  148. #ifndef CONFIG_SPL_BUILD
  149. /*
  150. * flush v4 I/D caches
  151. */
  152. mov r0, #0
  153. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  154. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  155. /*
  156. * disable MMU stuff and caches
  157. */
  158. mrc p15, 0, r0, c1, c0, 0
  159. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  160. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  161. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  162. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  163. /* Prepare to disable the MMU */
  164. adr r2, mmu_disable_phys
  165. sub r2, r2, #(CONFIG_SYS_PHY_UBOOT_BASE - CONFIG_SYS_TEXT_BASE)
  166. b mmu_disable
  167. .align 5
  168. /* Run in a single cache-line */
  169. mmu_disable:
  170. mcr p15, 0, r0, c1, c0, 0
  171. nop
  172. nop
  173. mov pc, r2
  174. mmu_disable_phys:
  175. #ifdef CONFIG_DISABLE_TCM
  176. /*
  177. * Disable the TCMs
  178. */
  179. mrc p15, 0, r0, c0, c0, 2 /* Return TCM details */
  180. cmp r0, #0
  181. beq skip_tcmdisable
  182. mov r1, #0
  183. mov r2, #1
  184. tst r0, r2
  185. mcrne p15, 0, r1, c9, c1, 1 /* Disable Instruction TCM if present*/
  186. tst r0, r2, LSL #16
  187. mcrne p15, 0, r1, c9, c1, 0 /* Disable Data TCM if present*/
  188. skip_tcmdisable:
  189. #endif
  190. #endif
  191. #ifdef CONFIG_PERIPORT_REMAP
  192. /* Peri port setup */
  193. ldr r0, =CONFIG_PERIPORT_BASE
  194. orr r0, r0, #CONFIG_PERIPORT_SIZE
  195. mcr p15,0,r0,c15,c2,4
  196. #endif
  197. /*
  198. * Go setup Memory and board specific bits prior to relocation.
  199. */
  200. bl lowlevel_init /* go setup pll,mux,memory */
  201. bl _main
  202. /*------------------------------------------------------------------------------*/
  203. /*
  204. * void relocate_code(addr_moni)
  205. *
  206. * This function relocates the monitor code.
  207. */
  208. .globl relocate_code
  209. relocate_code:
  210. mov r6, r0 /* save addr of destination */
  211. adr r0, _start
  212. subs r9, r6, r0 /* r9 <- relocation offset */
  213. beq relocate_done /* skip relocation */
  214. mov r1, r6 /* r1 <- scratch for copy_loop */
  215. ldr r3, _image_copy_end_ofs
  216. add r2, r0, r3 /* r2 <- source end address */
  217. copy_loop:
  218. ldmia r0!, {r10-r11} /* copy from source address [r0] */
  219. stmia r1!, {r10-r11} /* copy to target address [r1] */
  220. cmp r0, r2 /* until source end address [r2] */
  221. blo copy_loop
  222. #ifndef CONFIG_SPL_BUILD
  223. /*
  224. * fix .rel.dyn relocations
  225. */
  226. ldr r0, _TEXT_BASE /* r0 <- Text base */
  227. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  228. add r10, r10, r0 /* r10 <- sym table in FLASH */
  229. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  230. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  231. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  232. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  233. fixloop:
  234. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  235. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  236. ldr r1, [r2, #4]
  237. and r7, r1, #0xff
  238. cmp r7, #23 /* relative fixup? */
  239. beq fixrel
  240. cmp r7, #2 /* absolute fixup? */
  241. beq fixabs
  242. /* ignore unknown type of fixup */
  243. b fixnext
  244. fixabs:
  245. /* absolute fix: set location to (offset) symbol value */
  246. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  247. add r1, r10, r1 /* r1 <- address of symbol in table */
  248. ldr r1, [r1, #4] /* r1 <- symbol value */
  249. add r1, r1, r9 /* r1 <- relocated sym addr */
  250. b fixnext
  251. fixrel:
  252. /* relative fix: increase location by offset */
  253. ldr r1, [r0]
  254. add r1, r1, r9
  255. fixnext:
  256. str r1, [r0]
  257. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  258. cmp r2, r3
  259. blo fixloop
  260. #endif
  261. relocate_done:
  262. bx lr
  263. _rel_dyn_start_ofs:
  264. .word __rel_dyn_start - _start
  265. _rel_dyn_end_ofs:
  266. .word __rel_dyn_end - _start
  267. _dynsym_start_ofs:
  268. .word __dynsym_start - _start
  269. .globl c_runtime_cpu_setup
  270. c_runtime_cpu_setup:
  271. mov pc, lr
  272. #ifndef CONFIG_SPL_BUILD
  273. /*
  274. *************************************************************************
  275. *
  276. * Interrupt handling
  277. *
  278. *************************************************************************
  279. */
  280. @
  281. @ IRQ stack frame.
  282. @
  283. #define S_FRAME_SIZE 72
  284. #define S_OLD_R0 68
  285. #define S_PSR 64
  286. #define S_PC 60
  287. #define S_LR 56
  288. #define S_SP 52
  289. #define S_IP 48
  290. #define S_FP 44
  291. #define S_R10 40
  292. #define S_R9 36
  293. #define S_R8 32
  294. #define S_R7 28
  295. #define S_R6 24
  296. #define S_R5 20
  297. #define S_R4 16
  298. #define S_R3 12
  299. #define S_R2 8
  300. #define S_R1 4
  301. #define S_R0 0
  302. #define MODE_SVC 0x13
  303. #define I_BIT 0x80
  304. /*
  305. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  306. */
  307. .macro bad_save_user_regs
  308. /* carve out a frame on current user stack */
  309. sub sp, sp, #S_FRAME_SIZE
  310. /* Save user registers (now in svc mode) r0-r12 */
  311. stmia sp, {r0 - r12}
  312. ldr r2, IRQ_STACK_START_IN
  313. /* get values for "aborted" pc and cpsr (into parm regs) */
  314. ldmia r2, {r2 - r3}
  315. /* grab pointer to old stack */
  316. add r0, sp, #S_FRAME_SIZE
  317. add r5, sp, #S_SP
  318. mov r1, lr
  319. /* save sp_SVC, lr_SVC, pc, cpsr */
  320. stmia r5, {r0 - r3}
  321. /* save current stack into r0 (param register) */
  322. mov r0, sp
  323. .endm
  324. .macro get_bad_stack
  325. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  326. /* save caller lr in position 0 of saved stack */
  327. str lr, [r13]
  328. /* get the spsr */
  329. mrs lr, spsr
  330. /* save spsr in position 1 of saved stack */
  331. str lr, [r13, #4]
  332. /* prepare SVC-Mode */
  333. mov r13, #MODE_SVC
  334. @ msr spsr_c, r13
  335. /* switch modes, make sure moves will execute */
  336. msr spsr, r13
  337. /* capture return pc */
  338. mov lr, pc
  339. /* jump to next instruction & switch modes. */
  340. movs pc, lr
  341. .endm
  342. .macro get_bad_stack_swi
  343. /* space on current stack for scratch reg. */
  344. sub r13, r13, #4
  345. /* save R0's value. */
  346. str r0, [r13]
  347. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  348. /* save caller lr in position 0 of saved stack */
  349. str lr, [r0]
  350. /* get the spsr */
  351. mrs lr, spsr
  352. /* save spsr in position 1 of saved stack */
  353. str lr, [r0, #4]
  354. /* restore lr */
  355. ldr lr, [r0]
  356. /* restore r0 */
  357. ldr r0, [r13]
  358. /* pop stack entry */
  359. add r13, r13, #4
  360. .endm
  361. /*
  362. * exception handlers
  363. */
  364. .align 5
  365. undefined_instruction:
  366. get_bad_stack
  367. bad_save_user_regs
  368. bl do_undefined_instruction
  369. .align 5
  370. software_interrupt:
  371. get_bad_stack_swi
  372. bad_save_user_regs
  373. bl do_software_interrupt
  374. .align 5
  375. prefetch_abort:
  376. get_bad_stack
  377. bad_save_user_regs
  378. bl do_prefetch_abort
  379. .align 5
  380. data_abort:
  381. get_bad_stack
  382. bad_save_user_regs
  383. bl do_data_abort
  384. .align 5
  385. not_used:
  386. get_bad_stack
  387. bad_save_user_regs
  388. bl do_not_used
  389. .align 5
  390. irq:
  391. get_bad_stack
  392. bad_save_user_regs
  393. bl do_irq
  394. .align 5
  395. fiq:
  396. get_bad_stack
  397. bad_save_user_regs
  398. bl do_fiq
  399. #endif /* CONFIG_SPL_BUILD */