panda_mux_data.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227
  1. /*
  2. * (C) Copyright 2010
  3. * Texas Instruments Incorporated, <www.ti.com>
  4. *
  5. * Balaji Krishnamoorthy <balajitk@ti.com>
  6. * Aneesh V <aneesh@ti.com>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef _PANDA_MUX_DATA_H_
  27. #define _PANDA_MUX_DATA_H_
  28. #include <asm/arch/mux_omap4.h>
  29. const struct pad_conf_entry core_padconf_array_non_essential[] = {
  30. {GPMC_AD8, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M3)}, /* gpio_32 */
  31. {GPMC_AD9, (PTU | IEN | M3)}, /* gpio_33 */
  32. {GPMC_AD10, (PTU | IEN | M3)}, /* gpio_34 */
  33. {GPMC_AD11, (PTU | IEN | M3)}, /* gpio_35 */
  34. {GPMC_AD12, (PTU | IEN | M3)}, /* gpio_36 */
  35. {GPMC_AD13, (PTD | OFF_EN | OFF_PD | OFF_OUT_PTD | M3)}, /* gpio_37 */
  36. {GPMC_AD14, (PTD | OFF_EN | OFF_PD | OFF_OUT_PTD | M3)}, /* gpio_38 */
  37. {GPMC_AD15, (PTD | OFF_EN | OFF_PD | OFF_OUT_PTD | M3)}, /* gpio_39 */
  38. {GPMC_A16, (M3)}, /* gpio_40 */
  39. {GPMC_A17, (PTD | M3)}, /* gpio_41 */
  40. {GPMC_A18, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_row6 */
  41. {GPMC_A19, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_row7 */
  42. {GPMC_A20, (IEN | M3)}, /* gpio_44 */
  43. {GPMC_A21, (M3)}, /* gpio_45 */
  44. {GPMC_A22, (M3)}, /* gpio_46 */
  45. {GPMC_A23, (OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_col7 */
  46. {GPMC_A24, (PTD | M3)}, /* gpio_48 */
  47. {GPMC_A25, (PTD | M3)}, /* gpio_49 */
  48. {GPMC_NCS0, (M3)}, /* gpio_50 */
  49. {GPMC_NCS1, (IEN | M3)}, /* gpio_51 */
  50. {GPMC_NCS2, (IEN | M3)}, /* gpio_52 */
  51. {GPMC_NCS3, (IEN | M3)}, /* gpio_53 */
  52. {GPMC_NWP, (M3)}, /* gpio_54 */
  53. {GPMC_CLK, (PTD | M3)}, /* gpio_55 */
  54. {GPMC_NADV_ALE, (M3)}, /* gpio_56 */
  55. {GPMC_NBE0_CLE, (M3)}, /* gpio_59 */
  56. {GPMC_NBE1, (PTD | M3)}, /* gpio_60 */
  57. {GPMC_WAIT0, (PTU | IEN | M3)}, /* gpio_61 */
  58. {GPMC_WAIT1, (PTD | OFF_EN | OFF_PD | OFF_OUT_PTD | M3)}, /* gpio_62 */
  59. {C2C_DATA11, (PTD | M3)}, /* gpio_100 */
  60. {C2C_DATA12, (PTU | IEN | M3)}, /* gpio_101 */
  61. {C2C_DATA13, (PTD | M3)}, /* gpio_102 */
  62. {C2C_DATA14, (M1)}, /* dsi2_te0 */
  63. {C2C_DATA15, (PTD | M3)}, /* gpio_104 */
  64. {HDMI_HPD, (M0)}, /* hdmi_hpd */
  65. {HDMI_CEC, (M0)}, /* hdmi_cec */
  66. {HDMI_DDC_SCL, (PTU | M0)}, /* hdmi_ddc_scl */
  67. {HDMI_DDC_SDA, (PTU | IEN | M0)}, /* hdmi_ddc_sda */
  68. {CSI21_DX0, (IEN | M0)}, /* csi21_dx0 */
  69. {CSI21_DY0, (IEN | M0)}, /* csi21_dy0 */
  70. {CSI21_DX1, (IEN | M0)}, /* csi21_dx1 */
  71. {CSI21_DY1, (IEN | M0)}, /* csi21_dy1 */
  72. {CSI21_DX2, (IEN | M0)}, /* csi21_dx2 */
  73. {CSI21_DY2, (IEN | M0)}, /* csi21_dy2 */
  74. {CSI21_DX3, (PTD | M7)}, /* csi21_dx3 */
  75. {CSI21_DY3, (PTD | M7)}, /* csi21_dy3 */
  76. {CSI21_DX4, (PTD | OFF_EN | OFF_PD | OFF_IN | M7)}, /* csi21_dx4 */
  77. {CSI21_DY4, (PTD | OFF_EN | OFF_PD | OFF_IN | M7)}, /* csi21_dy4 */
  78. {CSI22_DX0, (IEN | M0)}, /* csi22_dx0 */
  79. {CSI22_DY0, (IEN | M0)}, /* csi22_dy0 */
  80. {CSI22_DX1, (IEN | M0)}, /* csi22_dx1 */
  81. {CSI22_DY1, (IEN | M0)}, /* csi22_dy1 */
  82. {CAM_SHUTTER, (OFF_EN | OFF_PD | OFF_OUT_PTD | M0)}, /* cam_shutter */
  83. {CAM_STROBE, (OFF_EN | OFF_PD | OFF_OUT_PTD | M0)}, /* cam_strobe */
  84. {CAM_GLOBALRESET, (PTD | OFF_EN | OFF_PD | OFF_OUT_PTD | M3)}, /* gpio_83 */
  85. {USBB1_ULPITLL_CLK, (IEN | OFF_EN | OFF_IN | M1)}, /* hsi1_cawake */
  86. {USBB1_ULPITLL_STP, (IEN | OFF_EN | OFF_IN | M1)}, /* hsi1_cadata */
  87. {USBB1_ULPITLL_DIR, (IEN | OFF_EN | OFF_IN | M1)}, /* hsi1_caflag */
  88. {USBB1_ULPITLL_NXT, (OFF_EN | M1)}, /* hsi1_acready */
  89. {USBB1_ULPITLL_DAT0, (OFF_EN | M1)}, /* hsi1_acwake */
  90. {USBB1_ULPITLL_DAT1, (OFF_EN | M1)}, /* hsi1_acdata */
  91. {USBB1_ULPITLL_DAT2, (OFF_EN | M1)}, /* hsi1_acflag */
  92. {USBB1_ULPITLL_DAT3, (IEN | OFF_EN | OFF_IN | M1)}, /* hsi1_caready */
  93. {USBB1_ULPITLL_DAT4, (IEN | OFF_EN | OFF_PD | OFF_IN | M4)}, /* usbb1_ulpiphy_dat4 */
  94. {USBB1_ULPITLL_DAT5, (IEN | OFF_EN | OFF_PD | OFF_IN | M4)}, /* usbb1_ulpiphy_dat5 */
  95. {USBB1_ULPITLL_DAT6, (IEN | OFF_EN | OFF_PD | OFF_IN | M4)}, /* usbb1_ulpiphy_dat6 */
  96. {USBB1_ULPITLL_DAT7, (IEN | OFF_EN | OFF_PD | OFF_IN | M4)}, /* usbb1_ulpiphy_dat7 */
  97. {USBB1_HSIC_DATA, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* usbb1_hsic_data */
  98. {USBB1_HSIC_STROBE, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* usbb1_hsic_strobe */
  99. {USBC1_ICUSB_DP, (IEN | M0)}, /* usbc1_icusb_dp */
  100. {USBC1_ICUSB_DM, (IEN | M0)}, /* usbc1_icusb_dm */
  101. {ABE_MCBSP2_CLKX, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* abe_mcbsp2_clkx */
  102. {ABE_MCBSP2_DR, (IEN | OFF_EN | OFF_OUT_PTD | M0)}, /* abe_mcbsp2_dr */
  103. {ABE_MCBSP2_DX, (OFF_EN | OFF_OUT_PTD | M0)}, /* abe_mcbsp2_dx */
  104. {ABE_MCBSP2_FSX, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* abe_mcbsp2_fsx */
  105. {ABE_MCBSP1_CLKX, (IEN | M0)}, /* abe_mcbsp1_clkx */
  106. {ABE_MCBSP1_DR, (IEN | M0)}, /* abe_mcbsp1_dr */
  107. {ABE_MCBSP1_DX, (OFF_EN | OFF_OUT_PTD | M0)}, /* abe_mcbsp1_dx */
  108. {ABE_MCBSP1_FSX, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* abe_mcbsp1_fsx */
  109. {ABE_PDM_UL_DATA, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* abe_pdm_ul_data */
  110. {ABE_PDM_DL_DATA, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* abe_pdm_dl_data */
  111. {ABE_PDM_FRAME, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* abe_pdm_frame */
  112. {ABE_PDM_LB_CLK, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* abe_pdm_lb_clk */
  113. {ABE_CLKS, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* abe_clks */
  114. {ABE_DMIC_CLK1, (M0)}, /* abe_dmic_clk1 */
  115. {ABE_DMIC_DIN1, (IEN | M0)}, /* abe_dmic_din1 */
  116. {ABE_DMIC_DIN2, (PTU | IEN | M3)}, /* gpio_121 */
  117. {ABE_DMIC_DIN3, (IEN | M0)}, /* abe_dmic_din3 */
  118. {UART2_CTS, (PTU | IEN | M0)}, /* uart2_cts */
  119. {UART2_RTS, (M0)}, /* uart2_rts */
  120. {UART2_RX, (PTU | IEN | M0)}, /* uart2_rx */
  121. {UART2_TX, (M0)}, /* uart2_tx */
  122. {HDQ_SIO, (M3)}, /* gpio_127 */
  123. {MCSPI1_CLK, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* mcspi1_clk */
  124. {MCSPI1_SOMI, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* mcspi1_somi */
  125. {MCSPI1_SIMO, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* mcspi1_simo */
  126. {MCSPI1_CS0, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* mcspi1_cs0 */
  127. {MCSPI1_CS1, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M3)}, /* mcspi1_cs1 */
  128. {MCSPI1_CS2, (PTU | OFF_EN | OFF_OUT_PTU | M3)}, /* gpio_139 */
  129. {MCSPI1_CS3, (PTU | IEN | M3)}, /* gpio_140 */
  130. {SDMMC5_CLK, (PTU | IEN | OFF_EN | OFF_OUT_PTD | M0)}, /* sdmmc5_clk */
  131. {SDMMC5_CMD, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc5_cmd */
  132. {SDMMC5_DAT0, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc5_dat0 */
  133. {SDMMC5_DAT1, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc5_dat1 */
  134. {SDMMC5_DAT2, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc5_dat2 */
  135. {SDMMC5_DAT3, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc5_dat3 */
  136. {MCSPI4_CLK, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* mcspi4_clk */
  137. {MCSPI4_SIMO, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* mcspi4_simo */
  138. {MCSPI4_SOMI, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* mcspi4_somi */
  139. {MCSPI4_CS0, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* mcspi4_cs0 */
  140. {UART4_RX, (IEN | M0)}, /* uart4_rx */
  141. {UART4_TX, (M0)}, /* uart4_tx */
  142. {USBB2_ULPITLL_CLK, (IEN | M3)}, /* gpio_157 */
  143. {USBB2_ULPITLL_STP, (IEN | M5)}, /* dispc2_data23 */
  144. {USBB2_ULPITLL_DIR, (IEN | M5)}, /* dispc2_data22 */
  145. {USBB2_ULPITLL_NXT, (IEN | M5)}, /* dispc2_data21 */
  146. {USBB2_ULPITLL_DAT0, (IEN | M5)}, /* dispc2_data20 */
  147. {USBB2_ULPITLL_DAT1, (IEN | M5)}, /* dispc2_data19 */
  148. {USBB2_ULPITLL_DAT2, (IEN | M5)}, /* dispc2_data18 */
  149. {USBB2_ULPITLL_DAT3, (IEN | M5)}, /* dispc2_data15 */
  150. {USBB2_ULPITLL_DAT4, (IEN | M5)}, /* dispc2_data14 */
  151. {USBB2_ULPITLL_DAT5, (IEN | M5)}, /* dispc2_data13 */
  152. {USBB2_ULPITLL_DAT6, (IEN | M5)}, /* dispc2_data12 */
  153. {USBB2_ULPITLL_DAT7, (IEN | M5)}, /* dispc2_data11 */
  154. {USBB2_HSIC_DATA, (PTD | OFF_EN | OFF_OUT_PTU | M3)}, /* gpio_169 */
  155. {USBB2_HSIC_STROBE, (PTD | OFF_EN | OFF_OUT_PTU | M3)}, /* gpio_170 */
  156. {UNIPRO_TX0, (PTD | IEN | M3)}, /* gpio_171 */
  157. {UNIPRO_TY0, (OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_col1 */
  158. {UNIPRO_TX1, (OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_col2 */
  159. {UNIPRO_TY1, (OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_col3 */
  160. {UNIPRO_TX2, (PTU | IEN | M3)}, /* gpio_0 */
  161. {UNIPRO_TY2, (PTU | IEN | M3)}, /* gpio_1 */
  162. {UNIPRO_RX0, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_row0 */
  163. {UNIPRO_RY0, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_row1 */
  164. {UNIPRO_RX1, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_row2 */
  165. {UNIPRO_RY1, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_row3 */
  166. {UNIPRO_RX2, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_row4 */
  167. {UNIPRO_RY2, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_row5 */
  168. {USBA0_OTG_CE, (PTD | OFF_EN | OFF_PD | OFF_OUT_PTD | M0)}, /* usba0_otg_ce */
  169. {USBA0_OTG_DP, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* usba0_otg_dp */
  170. {USBA0_OTG_DM, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* usba0_otg_dm */
  171. {FREF_CLK1_OUT, (M0)}, /* fref_clk1_out */
  172. {FREF_CLK2_OUT, (PTU | IEN | M3)}, /* gpio_182 */
  173. {SYS_NIRQ1, (PTU | IEN | M0)}, /* sys_nirq1 */
  174. {SYS_NIRQ2, (PTU | IEN | M0)}, /* sys_nirq2 */
  175. {SYS_BOOT0, (PTU | IEN | M3)}, /* gpio_184 */
  176. {SYS_BOOT1, (M3)}, /* gpio_185 */
  177. {SYS_BOOT2, (PTD | IEN | M3)}, /* gpio_186 */
  178. {SYS_BOOT3, (M3)}, /* gpio_187 */
  179. {SYS_BOOT4, (M3)}, /* gpio_188 */
  180. {SYS_BOOT5, (PTD | IEN | M3)}, /* gpio_189 */
  181. {DPM_EMU0, (IEN | M0)}, /* dpm_emu0 */
  182. {DPM_EMU1, (IEN | M0)}, /* dpm_emu1 */
  183. {DPM_EMU2, (IEN | M0)}, /* dpm_emu2 */
  184. {DPM_EMU3, (IEN | M5)}, /* dispc2_data10 */
  185. {DPM_EMU4, (IEN | M5)}, /* dispc2_data9 */
  186. {DPM_EMU5, (IEN | M5)}, /* dispc2_data16 */
  187. {DPM_EMU6, (IEN | M5)}, /* dispc2_data17 */
  188. {DPM_EMU7, (IEN | M5)}, /* dispc2_hsync */
  189. {DPM_EMU8, (IEN | M5)}, /* dispc2_pclk */
  190. {DPM_EMU9, (IEN | M5)}, /* dispc2_vsync */
  191. {DPM_EMU10, (IEN | M5)}, /* dispc2_de */
  192. {DPM_EMU11, (IEN | M5)}, /* dispc2_data8 */
  193. {DPM_EMU12, (IEN | M5)}, /* dispc2_data7 */
  194. {DPM_EMU13, (IEN | M5)}, /* dispc2_data6 */
  195. {DPM_EMU14, (IEN | M5)}, /* dispc2_data5 */
  196. {DPM_EMU15, (IEN | M5)}, /* dispc2_data4 */
  197. {DPM_EMU16, (M3)}, /* gpio_27 */
  198. {DPM_EMU17, (IEN | M5)}, /* dispc2_data2 */
  199. {DPM_EMU18, (IEN | M5)}, /* dispc2_data1 */
  200. {DPM_EMU19, (IEN | M5)}, /* dispc2_data0 */
  201. };
  202. const struct pad_conf_entry wkup_padconf_array_non_essential[] = {
  203. {PAD0_SIM_IO, (IEN | M0)}, /* sim_io */
  204. {PAD1_SIM_CLK, (M0)}, /* sim_clk */
  205. {PAD0_SIM_RESET, (M0)}, /* sim_reset */
  206. {PAD1_SIM_CD, (PTU | IEN | M0)}, /* sim_cd */
  207. {PAD0_SIM_PWRCTRL, (M0)}, /* sim_pwrctrl */
  208. {PAD1_FREF_XTAL_IN, (M0)}, /* # */
  209. {PAD0_FREF_SLICER_IN, (M0)}, /* fref_slicer_in */
  210. {PAD1_FREF_CLK_IOREQ, (M0)}, /* fref_clk_ioreq */
  211. {PAD0_FREF_CLK0_OUT, (M2)}, /* sys_drm_msecure */
  212. {PAD1_FREF_CLK3_REQ, M7}, /* safe mode */
  213. {PAD0_FREF_CLK3_OUT, (M0)}, /* fref_clk3_out */
  214. {PAD1_FREF_CLK4_REQ, (PTU | M3)}, /* led status_1 */
  215. {PAD0_FREF_CLK4_OUT, (PTU | M3)}, /* led status_2 */
  216. {PAD0_SYS_NRESPWRON, (M0)}, /* sys_nrespwron */
  217. {PAD1_SYS_NRESWARM, (M0)}, /* sys_nreswarm */
  218. {PAD0_SYS_PWR_REQ, (PTU | M0)}, /* sys_pwr_req */
  219. {PAD1_SYS_PWRON_RESET, (M3)}, /* gpio_wk29 */
  220. {PAD0_SYS_BOOT6, (IEN | M3)}, /* gpio_wk9 */
  221. {PAD1_SYS_BOOT7, (IEN | M3)}, /* gpio_wk10 */
  222. };
  223. #endif /* _PANDA_MUX_DATA_H_ */